2005-04-17 06:20:36 +08:00
|
|
|
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
|
|
|
|
*/
|
2006-01-02 17:14:23 +08:00
|
|
|
/*
|
2005-06-23 20:46:46 +08:00
|
|
|
*
|
2005-04-17 06:20:36 +08:00
|
|
|
* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
|
|
|
|
* All Rights Reserved.
|
2005-06-23 20:46:46 +08:00
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the
|
|
|
|
* "Software"), to deal in the Software without restriction, including
|
|
|
|
* without limitation the rights to use, copy, modify, merge, publish,
|
|
|
|
* distribute, sub license, and/or sell copies of the Software, and to
|
|
|
|
* permit persons to whom the Software is furnished to do so, subject to
|
|
|
|
* the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the
|
|
|
|
* next paragraph) shall be included in all copies or substantial portions
|
|
|
|
* of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
|
|
|
|
* OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
|
|
|
|
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
|
|
|
|
* IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
|
|
|
|
* ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
|
|
|
|
* TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
|
|
|
|
* SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
2006-01-02 17:14:23 +08:00
|
|
|
*/
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2009-02-18 07:13:31 +08:00
|
|
|
#include <linux/device.h>
|
2005-04-17 06:20:36 +08:00
|
|
|
#include "drmP.h"
|
|
|
|
#include "drm.h"
|
|
|
|
#include "i915_drm.h"
|
|
|
|
#include "i915_drv.h"
|
2010-09-11 16:19:14 +08:00
|
|
|
#include "intel_drv.h"
|
2005-04-17 06:20:36 +08:00
|
|
|
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 06:24:08 +08:00
|
|
|
#include <linux/console.h>
|
2011-08-30 23:04:30 +08:00
|
|
|
#include <linux/module.h>
|
2009-07-08 14:13:12 +08:00
|
|
|
#include "drm_crtc_helper.h"
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 06:24:08 +08:00
|
|
|
|
2011-07-14 05:38:17 +08:00
|
|
|
static int i915_modeset __read_mostly = -1;
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 06:24:08 +08:00
|
|
|
module_param_named(modeset, i915_modeset, int, 0400);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(modeset,
|
|
|
|
"Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
|
|
|
|
"1=on, -1=force vga console preference [default])");
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 06:24:08 +08:00
|
|
|
|
2011-07-14 05:38:17 +08:00
|
|
|
unsigned int i915_fbpercrtc __always_unused = 0;
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 06:24:08 +08:00
|
|
|
module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2011-07-14 05:38:17 +08:00
|
|
|
int i915_panel_ignore_lid __read_mostly = 0;
|
2011-02-17 21:44:48 +08:00
|
|
|
module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(panel_ignore_lid,
|
|
|
|
"Override lid status (0=autodetect [default], 1=lid open, "
|
|
|
|
"-1=lid closed)");
|
2011-02-17 21:44:48 +08:00
|
|
|
|
2011-07-14 05:38:17 +08:00
|
|
|
unsigned int i915_powersave __read_mostly = 1;
|
2010-11-02 17:20:50 +08:00
|
|
|
module_param_named(powersave, i915_powersave, int, 0600);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(powersave,
|
|
|
|
"Enable powersavings, fbc, downclocking, etc. (default: true)");
|
2009-08-18 04:31:43 +08:00
|
|
|
|
2011-12-10 09:16:37 +08:00
|
|
|
int i915_semaphores __read_mostly = -1;
|
2011-03-05 02:48:03 +08:00
|
|
|
module_param_named(semaphores, i915_semaphores, int, 0600);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(semaphores,
|
2011-12-10 09:16:37 +08:00
|
|
|
"Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
|
2011-03-05 02:48:03 +08:00
|
|
|
|
2011-11-17 14:24:52 +08:00
|
|
|
int i915_enable_rc6 __read_mostly = -1;
|
2011-02-10 00:15:32 +08:00
|
|
|
module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(i915_enable_rc6,
|
2011-11-17 14:24:52 +08:00
|
|
|
"Enable power-saving render C-state 6 (default: -1 (use per-chip default)");
|
2011-02-10 00:15:32 +08:00
|
|
|
|
2011-11-10 01:57:50 +08:00
|
|
|
int i915_enable_fbc __read_mostly = -1;
|
2011-05-06 06:24:21 +08:00
|
|
|
module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(i915_enable_fbc,
|
|
|
|
"Enable frame buffer compression for power savings "
|
2011-09-20 12:34:19 +08:00
|
|
|
"(default: -1 (use per-chip default))");
|
2011-05-06 06:24:21 +08:00
|
|
|
|
2011-07-14 05:38:17 +08:00
|
|
|
unsigned int i915_lvds_downclock __read_mostly = 0;
|
2010-01-15 04:48:02 +08:00
|
|
|
module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(lvds_downclock,
|
|
|
|
"Use panel (LVDS/eDP) downclocking for power savings "
|
|
|
|
"(default: false)");
|
2010-01-15 04:48:02 +08:00
|
|
|
|
2011-11-10 01:57:50 +08:00
|
|
|
int i915_panel_use_ssc __read_mostly = -1;
|
2011-01-13 01:04:08 +08:00
|
|
|
module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(lvds_use_ssc,
|
|
|
|
"Use Spread Spectrum Clock with panels [LVDS/eDP] "
|
2011-09-27 07:09:45 +08:00
|
|
|
"(default: auto from VBT)");
|
2011-01-13 01:04:08 +08:00
|
|
|
|
2011-07-14 05:38:17 +08:00
|
|
|
int i915_vbt_sdvo_panel_type __read_mostly = -1;
|
2011-01-30 00:50:25 +08:00
|
|
|
module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(vbt_sdvo_panel_type,
|
|
|
|
"Override selection of SDVO panel mode in the VBT "
|
|
|
|
"(default: auto)");
|
2011-01-30 00:50:25 +08:00
|
|
|
|
2011-07-14 05:38:17 +08:00
|
|
|
static bool i915_try_reset __read_mostly = true;
|
2010-12-23 21:33:15 +08:00
|
|
|
module_param_named(reset, i915_try_reset, bool, 0600);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
|
2010-12-23 21:33:15 +08:00
|
|
|
|
2011-07-14 05:38:17 +08:00
|
|
|
bool i915_enable_hangcheck __read_mostly = true;
|
2011-06-30 01:26:42 +08:00
|
|
|
module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
|
2011-07-14 05:38:18 +08:00
|
|
|
MODULE_PARM_DESC(enable_hangcheck,
|
|
|
|
"Periodically check GPU activity for detecting hangs. "
|
|
|
|
"WARNING: Disabling this can cause system wide hangs. "
|
|
|
|
"(default: true)");
|
2011-06-30 01:26:42 +08:00
|
|
|
|
2009-01-05 05:55:33 +08:00
|
|
|
static struct drm_driver driver;
|
2010-02-23 14:05:24 +08:00
|
|
|
extern int intel_agp_enabled;
|
2009-01-05 05:55:33 +08:00
|
|
|
|
2009-12-17 04:16:16 +08:00
|
|
|
#define INTEL_VGA_DEVICE(id, info) { \
|
2011-10-11 16:59:05 +08:00
|
|
|
.class = PCI_BASE_CLASS_DISPLAY << 16, \
|
2011-01-20 21:09:12 +08:00
|
|
|
.class_mask = 0xff0000, \
|
2009-12-17 04:16:15 +08:00
|
|
|
.vendor = 0x8086, \
|
|
|
|
.device = id, \
|
|
|
|
.subvendor = PCI_ANY_ID, \
|
|
|
|
.subdevice = PCI_ANY_ID, \
|
2009-12-17 04:16:16 +08:00
|
|
|
.driver_data = (unsigned long) info }
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_i830_info = {
|
2010-09-17 07:32:17 +08:00
|
|
|
.gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_845g_info = {
|
2010-09-17 07:32:17 +08:00
|
|
|
.gen = 2,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_i85x_info = {
|
2010-09-17 07:32:17 +08:00
|
|
|
.gen = 2, .is_i85x = 1, .is_mobile = 1,
|
2010-04-16 02:03:30 +08:00
|
|
|
.cursor_needs_physical = 1,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_i865g_info = {
|
2010-09-17 07:32:17 +08:00
|
|
|
.gen = 2,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_i915g_info = {
|
2010-09-17 07:32:17 +08:00
|
|
|
.gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_i915gm_info = {
|
2010-09-17 07:32:17 +08:00
|
|
|
.gen = 3, .is_mobile = 1,
|
2009-12-17 04:16:17 +08:00
|
|
|
.cursor_needs_physical = 1,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2010-09-17 07:32:17 +08:00
|
|
|
.supports_tv = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_i945g_info = {
|
2010-09-17 07:32:17 +08:00
|
|
|
.gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_i945gm_info = {
|
2010-09-17 07:32:17 +08:00
|
|
|
.gen = 3, .is_i945gm = 1, .is_mobile = 1,
|
2009-12-17 04:16:17 +08:00
|
|
|
.has_hotplug = 1, .cursor_needs_physical = 1,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1, .overlay_needs_physical = 1,
|
2010-09-17 07:32:17 +08:00
|
|
|
.supports_tv = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_i965g_info = {
|
2010-09-17 07:32:17 +08:00
|
|
|
.gen = 4, .is_broadwater = 1,
|
2010-08-11 16:59:24 +08:00
|
|
|
.has_hotplug = 1,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_i965gm_info = {
|
2010-09-17 07:32:17 +08:00
|
|
|
.gen = 4, .is_crestline = 1,
|
2010-12-06 00:49:51 +08:00
|
|
|
.is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1,
|
2010-09-17 07:32:17 +08:00
|
|
|
.supports_tv = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_g33_info = {
|
2010-09-17 07:32:17 +08:00
|
|
|
.gen = 3, .is_g33 = 1,
|
2010-08-11 16:59:24 +08:00
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_g45_info = {
|
2010-09-17 07:32:17 +08:00
|
|
|
.gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
|
2010-08-11 16:59:24 +08:00
|
|
|
.has_pipe_cxsr = 1, .has_hotplug = 1,
|
2010-09-16 10:43:10 +08:00
|
|
|
.has_bsd_ring = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_gm45_info = {
|
2010-09-17 07:32:17 +08:00
|
|
|
.gen = 4, .is_g4x = 1,
|
2010-12-06 00:49:51 +08:00
|
|
|
.is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
|
2010-08-11 16:59:24 +08:00
|
|
|
.has_pipe_cxsr = 1, .has_hotplug = 1,
|
2010-09-17 07:32:17 +08:00
|
|
|
.supports_tv = 1,
|
2010-09-16 10:43:10 +08:00
|
|
|
.has_bsd_ring = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_pineview_info = {
|
2010-09-17 07:32:17 +08:00
|
|
|
.gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
|
2010-08-11 16:59:24 +08:00
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
2010-08-12 16:42:51 +08:00
|
|
|
.has_overlay = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_ironlake_d_info = {
|
2010-10-21 21:57:17 +08:00
|
|
|
.gen = 5,
|
2010-08-11 16:59:24 +08:00
|
|
|
.need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
|
2010-09-16 10:43:10 +08:00
|
|
|
.has_bsd_ring = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_ironlake_m_info = {
|
2010-10-21 21:57:17 +08:00
|
|
|
.gen = 5, .is_mobile = 1,
|
2010-12-06 00:49:51 +08:00
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
2011-05-06 06:24:21 +08:00
|
|
|
.has_fbc = 1,
|
2010-09-16 10:43:10 +08:00
|
|
|
.has_bsd_ring = 1,
|
2009-12-17 04:16:16 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_sandybridge_d_info = {
|
2010-09-17 07:32:17 +08:00
|
|
|
.gen = 6,
|
2010-08-11 16:59:24 +08:00
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
2010-09-19 21:40:43 +08:00
|
|
|
.has_bsd_ring = 1,
|
2010-10-19 18:19:32 +08:00
|
|
|
.has_blt_ring = 1,
|
2009-11-03 04:08:22 +08:00
|
|
|
};
|
|
|
|
|
2010-05-20 16:33:46 +08:00
|
|
|
static const struct intel_device_info intel_sandybridge_m_info = {
|
2010-09-17 07:32:17 +08:00
|
|
|
.gen = 6, .is_mobile = 1,
|
2010-08-11 16:59:24 +08:00
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
2010-12-15 15:42:32 +08:00
|
|
|
.has_fbc = 1,
|
2010-09-19 21:40:43 +08:00
|
|
|
.has_bsd_ring = 1,
|
2010-10-19 18:19:32 +08:00
|
|
|
.has_blt_ring = 1,
|
2010-01-08 07:08:18 +08:00
|
|
|
};
|
|
|
|
|
2011-04-29 05:32:07 +08:00
|
|
|
static const struct intel_device_info intel_ivybridge_d_info = {
|
|
|
|
.is_ivybridge = 1, .gen = 7,
|
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
|
|
|
.has_bsd_ring = 1,
|
|
|
|
.has_blt_ring = 1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct intel_device_info intel_ivybridge_m_info = {
|
|
|
|
.is_ivybridge = 1, .gen = 7, .is_mobile = 1,
|
|
|
|
.need_gfx_hws = 1, .has_hotplug = 1,
|
|
|
|
.has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
|
|
|
|
.has_bsd_ring = 1,
|
|
|
|
.has_blt_ring = 1,
|
|
|
|
};
|
|
|
|
|
2010-07-06 01:01:47 +08:00
|
|
|
static const struct pci_device_id pciidlist[] = { /* aka */
|
|
|
|
INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
|
|
|
|
INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
|
|
|
|
INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
|
2010-04-16 02:03:30 +08:00
|
|
|
INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
|
2010-07-06 01:01:47 +08:00
|
|
|
INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
|
|
|
|
INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
|
|
|
|
INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
|
|
|
|
INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
|
|
|
|
INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
|
|
|
|
INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
|
|
|
|
INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
|
|
|
|
INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
|
|
|
|
INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
|
|
|
|
INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
|
|
|
|
INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
|
|
|
|
INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
|
|
|
|
INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
|
|
|
|
INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
|
|
|
|
INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
|
|
|
|
INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
|
|
|
|
INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
|
|
|
|
INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
|
|
|
|
INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
|
|
|
|
INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
|
|
|
|
INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
|
|
|
|
INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
|
2010-09-17 15:22:30 +08:00
|
|
|
INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
|
2009-12-17 04:16:16 +08:00
|
|
|
INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
|
|
|
|
INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
|
|
|
|
INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
|
|
|
|
INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
|
2009-11-03 04:08:22 +08:00
|
|
|
INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
|
2010-09-07 13:45:32 +08:00
|
|
|
INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
|
|
|
|
INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
|
2010-01-08 07:08:18 +08:00
|
|
|
INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
|
2010-09-07 13:45:32 +08:00
|
|
|
INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
|
2010-08-19 09:46:16 +08:00
|
|
|
INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
|
2010-09-07 13:45:32 +08:00
|
|
|
INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
|
2011-04-29 05:32:07 +08:00
|
|
|
INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
|
|
|
|
INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
|
|
|
|
INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
|
|
|
|
INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
|
|
|
|
INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
|
2009-12-17 04:16:15 +08:00
|
|
|
{0, 0, 0}
|
2005-04-17 06:20:36 +08:00
|
|
|
};
|
|
|
|
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 06:24:08 +08:00
|
|
|
#if defined(CONFIG_DRM_I915_KMS)
|
|
|
|
MODULE_DEVICE_TABLE(pci, pciidlist);
|
|
|
|
#endif
|
|
|
|
|
2010-04-07 16:15:53 +08:00
|
|
|
#define INTEL_PCH_DEVICE_ID_MASK 0xff00
|
2011-04-29 05:48:02 +08:00
|
|
|
#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
|
2010-04-07 16:15:53 +08:00
|
|
|
#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
|
2011-04-08 03:33:56 +08:00
|
|
|
#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
|
2010-04-07 16:15:53 +08:00
|
|
|
|
2011-08-17 03:34:10 +08:00
|
|
|
void intel_detect_pch(struct drm_device *dev)
|
2010-04-07 16:15:53 +08:00
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
struct pci_dev *pch;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The reason to probe ISA bridge instead of Dev31:Fun0 is to
|
|
|
|
* make graphics device passthrough work easy for VMM, that only
|
|
|
|
* need to expose ISA bridge to let driver know the real hardware
|
|
|
|
* underneath. This is a requirement from virtualization team.
|
|
|
|
*/
|
|
|
|
pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
|
|
|
|
if (pch) {
|
|
|
|
if (pch->vendor == PCI_VENDOR_ID_INTEL) {
|
|
|
|
int id;
|
|
|
|
id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
|
|
|
|
|
2011-04-29 05:48:02 +08:00
|
|
|
if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
|
|
|
|
dev_priv->pch_type = PCH_IBX;
|
|
|
|
DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
|
|
|
|
} else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
|
2010-04-07 16:15:53 +08:00
|
|
|
dev_priv->pch_type = PCH_CPT;
|
|
|
|
DRM_DEBUG_KMS("Found CougarPoint PCH\n");
|
2011-04-08 03:33:56 +08:00
|
|
|
} else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
|
|
|
|
/* PantherPoint is CPT compatible */
|
|
|
|
dev_priv->pch_type = PCH_CPT;
|
|
|
|
DRM_DEBUG_KMS("Found PatherPoint PCH\n");
|
2010-04-07 16:15:53 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
pci_dev_put(pch);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-11-19 12:39:01 +08:00
|
|
|
void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
|
2010-12-09 01:32:24 +08:00
|
|
|
{
|
|
|
|
int count;
|
|
|
|
|
|
|
|
count = 0;
|
|
|
|
while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
|
|
|
|
udelay(10);
|
|
|
|
|
|
|
|
I915_WRITE_NOTRACE(FORCEWAKE, 1);
|
|
|
|
POSTING_READ(FORCEWAKE);
|
|
|
|
|
|
|
|
count = 0;
|
|
|
|
while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
|
|
|
|
udelay(10);
|
|
|
|
}
|
|
|
|
|
2011-11-19 12:39:01 +08:00
|
|
|
void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
int count;
|
|
|
|
|
|
|
|
count = 0;
|
|
|
|
while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
|
|
|
|
udelay(10);
|
|
|
|
|
|
|
|
I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 1);
|
|
|
|
POSTING_READ(FORCEWAKE_MT);
|
|
|
|
|
|
|
|
count = 0;
|
|
|
|
while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
|
|
|
|
udelay(10);
|
|
|
|
}
|
|
|
|
|
2011-04-26 02:23:07 +08:00
|
|
|
/*
|
|
|
|
* Generally this is called implicitly by the register read function. However,
|
|
|
|
* if some sequence requires the GT to not power down then this function should
|
|
|
|
* be called at the beginning of the sequence followed by a call to
|
|
|
|
* gen6_gt_force_wake_put() at the end of the sequence.
|
|
|
|
*/
|
|
|
|
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
2011-12-14 20:57:03 +08:00
|
|
|
unsigned long irqflags;
|
2011-04-26 02:23:07 +08:00
|
|
|
|
2011-12-14 20:57:03 +08:00
|
|
|
spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
|
|
|
|
if (dev_priv->forcewake_count++ == 0)
|
2011-11-19 12:39:01 +08:00
|
|
|
dev_priv->display.force_wake_get(dev_priv);
|
2011-12-14 20:57:03 +08:00
|
|
|
spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
|
2011-04-26 02:23:07 +08:00
|
|
|
}
|
|
|
|
|
2011-11-19 12:39:01 +08:00
|
|
|
void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
|
2010-12-09 01:32:24 +08:00
|
|
|
{
|
|
|
|
I915_WRITE_NOTRACE(FORCEWAKE, 0);
|
|
|
|
POSTING_READ(FORCEWAKE);
|
|
|
|
}
|
|
|
|
|
2011-11-19 12:39:01 +08:00
|
|
|
void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
|
|
|
I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 0);
|
|
|
|
POSTING_READ(FORCEWAKE_MT);
|
|
|
|
}
|
|
|
|
|
2011-04-26 02:23:07 +08:00
|
|
|
/*
|
|
|
|
* see gen6_gt_force_wake_get()
|
|
|
|
*/
|
|
|
|
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
2011-12-14 20:57:03 +08:00
|
|
|
unsigned long irqflags;
|
2011-04-26 02:23:07 +08:00
|
|
|
|
2011-12-14 20:57:03 +08:00
|
|
|
spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
|
|
|
|
if (--dev_priv->forcewake_count == 0)
|
2011-11-19 12:39:01 +08:00
|
|
|
dev_priv->display.force_wake_put(dev_priv);
|
2011-12-14 20:57:03 +08:00
|
|
|
spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
|
2011-04-26 02:23:07 +08:00
|
|
|
}
|
|
|
|
|
2011-03-05 03:22:40 +08:00
|
|
|
void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
|
|
|
|
{
|
2011-08-17 03:34:10 +08:00
|
|
|
if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
|
2011-05-13 05:17:09 +08:00
|
|
|
int loop = 500;
|
|
|
|
u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
|
|
|
|
while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
|
|
|
|
udelay(10);
|
|
|
|
fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
|
|
|
|
}
|
|
|
|
WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES);
|
|
|
|
dev_priv->gt_fifo_count = fifo;
|
2011-03-05 03:22:40 +08:00
|
|
|
}
|
2011-05-13 05:17:09 +08:00
|
|
|
dev_priv->gt_fifo_count--;
|
2011-03-05 03:22:40 +08:00
|
|
|
}
|
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
static int i915_drm_freeze(struct drm_device *dev)
|
2007-11-22 12:14:14 +08:00
|
|
|
{
|
2010-02-19 06:06:27 +08:00
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
|
2010-12-07 07:20:40 +08:00
|
|
|
drm_kms_helper_poll_disable(dev);
|
|
|
|
|
2007-11-22 12:14:14 +08:00
|
|
|
pci_save_state(dev->pdev);
|
|
|
|
|
2009-02-18 07:13:31 +08:00
|
|
|
/* If KMS is active, we do the leavevt stuff here */
|
2009-02-24 07:41:09 +08:00
|
|
|
if (drm_core_check_feature(dev, DRIVER_MODESET)) {
|
2010-02-08 04:48:24 +08:00
|
|
|
int error = i915_gem_idle(dev);
|
|
|
|
if (error) {
|
2009-02-24 07:41:09 +08:00
|
|
|
dev_err(&dev->pdev->dev,
|
2010-02-08 04:48:24 +08:00
|
|
|
"GEM idle failed, resume might fail\n");
|
|
|
|
return error;
|
|
|
|
}
|
2009-02-24 07:41:09 +08:00
|
|
|
drm_irq_uninstall(dev);
|
2009-02-18 07:13:31 +08:00
|
|
|
}
|
|
|
|
|
2009-06-23 09:05:12 +08:00
|
|
|
i915_save_state(dev);
|
|
|
|
|
2010-08-19 23:09:23 +08:00
|
|
|
intel_opregion_fini(dev);
|
2008-08-06 02:37:25 +08:00
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
/* Modeset on resume, not lid events */
|
|
|
|
dev_priv->modeset_on_lid = 0;
|
2010-02-19 06:06:27 +08:00
|
|
|
|
|
|
|
return 0;
|
2010-02-08 04:48:24 +08:00
|
|
|
}
|
|
|
|
|
2010-02-01 13:38:10 +08:00
|
|
|
int i915_suspend(struct drm_device *dev, pm_message_t state)
|
2010-02-08 04:48:24 +08:00
|
|
|
{
|
|
|
|
int error;
|
|
|
|
|
|
|
|
if (!dev || !dev->dev_private) {
|
|
|
|
DRM_ERROR("dev: %p\n", dev);
|
|
|
|
DRM_ERROR("DRM not initialized, aborting suspend.\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (state.event == PM_EVENT_PRETHAW)
|
|
|
|
return 0;
|
|
|
|
|
2010-12-07 07:20:40 +08:00
|
|
|
|
|
|
|
if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
|
|
|
|
return 0;
|
2010-09-08 16:45:11 +08:00
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
error = i915_drm_freeze(dev);
|
|
|
|
if (error)
|
|
|
|
return error;
|
|
|
|
|
2008-02-20 08:02:20 +08:00
|
|
|
if (state.event == PM_EVENT_SUSPEND) {
|
|
|
|
/* Shut down the device */
|
|
|
|
pci_disable_device(dev->pdev);
|
|
|
|
pci_set_power_state(dev->pdev, PCI_D3hot);
|
|
|
|
}
|
2007-11-22 12:14:14 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
static int i915_drm_thaw(struct drm_device *dev)
|
2007-11-22 12:14:14 +08:00
|
|
|
{
|
2009-02-18 07:13:31 +08:00
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
2010-02-08 04:48:24 +08:00
|
|
|
int error = 0;
|
2008-08-06 02:37:25 +08:00
|
|
|
|
2010-12-08 22:26:19 +08:00
|
|
|
if (drm_core_check_feature(dev, DRIVER_MODESET)) {
|
|
|
|
mutex_lock(&dev->struct_mutex);
|
|
|
|
i915_gem_restore_gtt_mappings(dev);
|
|
|
|
mutex_unlock(&dev->struct_mutex);
|
|
|
|
}
|
|
|
|
|
2010-02-19 06:06:27 +08:00
|
|
|
i915_restore_state(dev);
|
2010-08-19 23:09:23 +08:00
|
|
|
intel_opregion_setup(dev);
|
2010-02-19 06:06:27 +08:00
|
|
|
|
2009-02-18 07:13:31 +08:00
|
|
|
/* KMS EnterVT equivalent */
|
|
|
|
if (drm_core_check_feature(dev, DRIVER_MODESET)) {
|
|
|
|
mutex_lock(&dev->struct_mutex);
|
|
|
|
dev_priv->mm.suspended = 0;
|
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
error = i915_gem_init_ringbuffer(dev);
|
2009-02-18 07:13:31 +08:00
|
|
|
mutex_unlock(&dev->struct_mutex);
|
2009-02-24 07:41:09 +08:00
|
|
|
|
2011-09-27 13:24:57 +08:00
|
|
|
if (HAS_PCH_SPLIT(dev))
|
|
|
|
ironlake_init_pch_refclk(dev);
|
|
|
|
|
2011-01-24 23:14:41 +08:00
|
|
|
drm_mode_config_reset(dev);
|
2009-02-24 07:41:09 +08:00
|
|
|
drm_irq_install(dev);
|
2010-02-08 04:48:24 +08:00
|
|
|
|
2009-07-08 14:13:12 +08:00
|
|
|
/* Resume the modeset for every activated CRTC */
|
|
|
|
drm_helper_resume_force_mode(dev);
|
2009-02-18 07:13:31 +08:00
|
|
|
|
2011-02-10 00:15:32 +08:00
|
|
|
if (IS_IRONLAKE_M(dev))
|
2011-01-06 04:01:26 +08:00
|
|
|
ironlake_enable_rc6(dev);
|
|
|
|
}
|
2011-01-06 04:01:25 +08:00
|
|
|
|
2010-08-19 23:09:23 +08:00
|
|
|
intel_opregion_init(dev);
|
|
|
|
|
2009-11-03 01:29:55 +08:00
|
|
|
dev_priv->modeset_on_lid = 0;
|
2009-09-15 01:58:48 +08:00
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
return error;
|
|
|
|
}
|
|
|
|
|
2010-02-01 13:38:10 +08:00
|
|
|
int i915_resume(struct drm_device *dev)
|
2010-02-08 04:48:24 +08:00
|
|
|
{
|
2010-09-08 16:45:11 +08:00
|
|
|
int ret;
|
|
|
|
|
2010-12-07 07:20:40 +08:00
|
|
|
if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
|
|
|
|
return 0;
|
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
if (pci_enable_device(dev->pdev))
|
|
|
|
return -EIO;
|
|
|
|
|
|
|
|
pci_set_master(dev->pdev);
|
|
|
|
|
2010-09-08 16:45:11 +08:00
|
|
|
ret = i915_drm_thaw(dev);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
drm_kms_helper_poll_enable(dev);
|
|
|
|
return 0;
|
2007-11-22 12:14:14 +08:00
|
|
|
}
|
|
|
|
|
2010-10-01 19:05:06 +08:00
|
|
|
static int i8xx_do_reset(struct drm_device *dev, u8 flags)
|
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
|
|
|
|
if (IS_I85X(dev))
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
|
|
|
|
POSTING_READ(D_STATE);
|
|
|
|
|
|
|
|
if (IS_I830(dev) || IS_845G(dev)) {
|
|
|
|
I915_WRITE(DEBUG_RESET_I830,
|
|
|
|
DEBUG_RESET_DISPLAY |
|
|
|
|
DEBUG_RESET_RENDER |
|
|
|
|
DEBUG_RESET_FULL);
|
|
|
|
POSTING_READ(DEBUG_RESET_I830);
|
|
|
|
msleep(1);
|
|
|
|
|
|
|
|
I915_WRITE(DEBUG_RESET_I830, 0);
|
|
|
|
POSTING_READ(DEBUG_RESET_I830);
|
|
|
|
}
|
|
|
|
|
|
|
|
msleep(1);
|
|
|
|
|
|
|
|
I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
|
|
|
|
POSTING_READ(D_STATE);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-09-11 16:19:14 +08:00
|
|
|
static int i965_reset_complete(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
u8 gdrst;
|
2010-09-11 16:24:50 +08:00
|
|
|
pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
|
2010-09-11 16:19:14 +08:00
|
|
|
return gdrst & 0x1;
|
|
|
|
}
|
|
|
|
|
2010-09-11 18:17:19 +08:00
|
|
|
static int i965_do_reset(struct drm_device *dev, u8 flags)
|
|
|
|
{
|
|
|
|
u8 gdrst;
|
|
|
|
|
2010-10-01 21:57:56 +08:00
|
|
|
/*
|
|
|
|
* Set the domains we want to reset (GRDOM/bits 2 and 3) as
|
|
|
|
* well as the reset bit (GR/bit 0). Setting the GR bit
|
|
|
|
* triggers the reset; when done, the hardware will clear it.
|
|
|
|
*/
|
2010-09-11 18:17:19 +08:00
|
|
|
pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
|
|
|
|
pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
|
|
|
|
|
|
|
|
return wait_for(i965_reset_complete(dev), 500);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ironlake_do_reset(struct drm_device *dev, u8 flags)
|
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
|
|
|
|
I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
|
|
|
|
return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
|
2007-11-22 12:14:14 +08:00
|
|
|
}
|
|
|
|
|
2010-11-18 09:31:14 +08:00
|
|
|
static int gen6_do_reset(struct drm_device *dev, u8 flags)
|
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
|
|
|
|
I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
|
|
|
|
return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
|
|
|
|
}
|
|
|
|
|
2009-09-15 05:48:45 +08:00
|
|
|
/**
|
|
|
|
* i965_reset - reset chip after a hang
|
|
|
|
* @dev: drm device to reset
|
|
|
|
* @flags: reset domains
|
|
|
|
*
|
|
|
|
* Reset the chip. Useful if a hang is detected. Returns zero on successful
|
|
|
|
* reset or otherwise an error code.
|
|
|
|
*
|
|
|
|
* Procedure is fairly simple:
|
|
|
|
* - reset the chip using the reset reg
|
|
|
|
* - re-init context state
|
|
|
|
* - re-init hardware status page
|
|
|
|
* - re-init ring buffer
|
|
|
|
* - re-init interrupt state
|
|
|
|
* - re-init display
|
|
|
|
*/
|
2010-09-19 19:38:26 +08:00
|
|
|
int i915_reset(struct drm_device *dev, u8 flags)
|
2009-09-15 05:48:45 +08:00
|
|
|
{
|
|
|
|
drm_i915_private_t *dev_priv = dev->dev_private;
|
|
|
|
/*
|
|
|
|
* We really should only reset the display subsystem if we actually
|
|
|
|
* need to
|
|
|
|
*/
|
|
|
|
bool need_display = true;
|
2011-12-14 20:57:03 +08:00
|
|
|
unsigned long irqflags;
|
2010-09-11 18:17:19 +08:00
|
|
|
int ret;
|
2009-09-15 05:48:45 +08:00
|
|
|
|
2010-12-23 21:33:15 +08:00
|
|
|
if (!i915_try_reset)
|
|
|
|
return 0;
|
|
|
|
|
2010-12-05 02:17:15 +08:00
|
|
|
if (!mutex_trylock(&dev->struct_mutex))
|
|
|
|
return -EBUSY;
|
2009-09-15 05:48:45 +08:00
|
|
|
|
2010-09-30 23:53:18 +08:00
|
|
|
i915_gem_reset(dev);
|
2010-09-19 19:31:36 +08:00
|
|
|
|
2010-09-19 19:38:26 +08:00
|
|
|
ret = -ENODEV;
|
2010-10-01 21:57:56 +08:00
|
|
|
if (get_seconds() - dev_priv->last_gpu_reset < 5) {
|
|
|
|
DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
|
|
|
|
} else switch (INTEL_INFO(dev)->gen) {
|
2011-07-08 06:33:26 +08:00
|
|
|
case 7:
|
2010-11-18 09:31:14 +08:00
|
|
|
case 6:
|
|
|
|
ret = gen6_do_reset(dev, flags);
|
2011-06-25 05:31:47 +08:00
|
|
|
/* If reset with a user forcewake, try to restore */
|
2011-12-14 20:57:03 +08:00
|
|
|
spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
|
|
|
|
if (dev_priv->forcewake_count)
|
2012-01-14 08:20:06 +08:00
|
|
|
dev_priv->display.force_wake_get(dev_priv);
|
2011-12-14 20:57:03 +08:00
|
|
|
spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
|
2010-11-18 09:31:14 +08:00
|
|
|
break;
|
2010-09-19 19:38:26 +08:00
|
|
|
case 5:
|
2010-09-11 18:17:19 +08:00
|
|
|
ret = ironlake_do_reset(dev, flags);
|
2010-09-19 19:38:26 +08:00
|
|
|
break;
|
|
|
|
case 4:
|
2010-09-11 18:17:19 +08:00
|
|
|
ret = i965_do_reset(dev, flags);
|
2010-09-19 19:38:26 +08:00
|
|
|
break;
|
2010-10-01 19:05:06 +08:00
|
|
|
case 2:
|
|
|
|
ret = i8xx_do_reset(dev, flags);
|
|
|
|
break;
|
2010-09-19 19:38:26 +08:00
|
|
|
}
|
2010-10-01 21:57:56 +08:00
|
|
|
dev_priv->last_gpu_reset = get_seconds();
|
2010-09-11 18:17:19 +08:00
|
|
|
if (ret) {
|
2010-09-19 19:38:26 +08:00
|
|
|
DRM_ERROR("Failed to reset chip.\n");
|
2010-05-17 21:23:52 +08:00
|
|
|
mutex_unlock(&dev->struct_mutex);
|
2010-09-19 19:38:26 +08:00
|
|
|
return ret;
|
2009-09-15 05:48:45 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Ok, now get things going again... */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Everything depends on having the GTT running, so we need to start
|
|
|
|
* there. Fortunately we don't need to do this unless we reset the
|
|
|
|
* chip at a PCI level.
|
|
|
|
*
|
|
|
|
* Next we need to restore the context, but we don't use those
|
|
|
|
* yet either...
|
|
|
|
*
|
|
|
|
* Ring buffer needs to be re-initialized in the KMS case, or if X
|
|
|
|
* was running at the time of the reset (i.e. we weren't VT
|
|
|
|
* switched away).
|
|
|
|
*/
|
|
|
|
if (drm_core_check_feature(dev, DRIVER_MODESET) ||
|
2010-05-21 09:08:55 +08:00
|
|
|
!dev_priv->mm.suspended) {
|
2009-09-15 05:48:45 +08:00
|
|
|
dev_priv->mm.suspended = 0;
|
2010-11-18 09:31:13 +08:00
|
|
|
|
2010-12-04 19:30:53 +08:00
|
|
|
dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
|
2010-11-18 09:31:13 +08:00
|
|
|
if (HAS_BSD(dev))
|
2010-12-04 19:30:53 +08:00
|
|
|
dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
|
2010-11-18 09:31:13 +08:00
|
|
|
if (HAS_BLT(dev))
|
2010-12-04 19:30:53 +08:00
|
|
|
dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
|
2010-11-18 09:31:13 +08:00
|
|
|
|
2009-09-15 05:48:45 +08:00
|
|
|
mutex_unlock(&dev->struct_mutex);
|
|
|
|
drm_irq_uninstall(dev);
|
2011-01-24 23:14:41 +08:00
|
|
|
drm_mode_config_reset(dev);
|
2009-09-15 05:48:45 +08:00
|
|
|
drm_irq_install(dev);
|
|
|
|
mutex_lock(&dev->struct_mutex);
|
|
|
|
}
|
|
|
|
|
2010-09-18 15:08:06 +08:00
|
|
|
mutex_unlock(&dev->struct_mutex);
|
|
|
|
|
2009-09-15 05:48:45 +08:00
|
|
|
/*
|
2010-09-18 15:08:06 +08:00
|
|
|
* Perform a full modeset as on later generations, e.g. Ironlake, we may
|
|
|
|
* need to retrain the display link and cannot just restore the register
|
|
|
|
* values.
|
2009-09-15 05:48:45 +08:00
|
|
|
*/
|
2010-09-18 15:08:06 +08:00
|
|
|
if (need_display) {
|
|
|
|
mutex_lock(&dev->mode_config.mutex);
|
|
|
|
drm_helper_resume_force_mode(dev);
|
|
|
|
mutex_unlock(&dev->mode_config.mutex);
|
|
|
|
}
|
2009-09-15 05:48:45 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2009-01-05 05:55:33 +08:00
|
|
|
static int __devinit
|
|
|
|
i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
|
|
|
|
{
|
2011-02-02 03:43:02 +08:00
|
|
|
/* Only bind to function 0 of the device. Early generations
|
|
|
|
* used function 1 as a placeholder for multi-head. This causes
|
|
|
|
* us confusion instead, especially on the systems where both
|
|
|
|
* functions have the same PCI-ID!
|
|
|
|
*/
|
|
|
|
if (PCI_FUNC(pdev->devfn))
|
|
|
|
return -ENODEV;
|
|
|
|
|
2010-05-28 03:40:25 +08:00
|
|
|
return drm_get_pci_dev(pdev, ent, &driver);
|
2009-01-05 05:55:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
i915_pci_remove(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
struct drm_device *dev = pci_get_drvdata(pdev);
|
|
|
|
|
|
|
|
drm_put_dev(dev);
|
|
|
|
}
|
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
static int i915_pm_suspend(struct device *dev)
|
2009-01-05 05:55:33 +08:00
|
|
|
{
|
2010-02-08 04:48:24 +08:00
|
|
|
struct pci_dev *pdev = to_pci_dev(dev);
|
|
|
|
struct drm_device *drm_dev = pci_get_drvdata(pdev);
|
|
|
|
int error;
|
2009-01-05 05:55:33 +08:00
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
if (!drm_dev || !drm_dev->dev_private) {
|
|
|
|
dev_err(dev, "DRM not initialized, aborting suspend.\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
2009-01-05 05:55:33 +08:00
|
|
|
|
2010-12-07 07:20:40 +08:00
|
|
|
if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
|
|
|
|
return 0;
|
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
error = i915_drm_freeze(drm_dev);
|
|
|
|
if (error)
|
|
|
|
return error;
|
2009-01-05 05:55:33 +08:00
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
pci_disable_device(pdev);
|
|
|
|
pci_set_power_state(pdev, PCI_D3hot);
|
2009-12-16 13:36:10 +08:00
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
return 0;
|
2009-12-16 13:36:10 +08:00
|
|
|
}
|
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
static int i915_pm_resume(struct device *dev)
|
2009-12-16 13:36:10 +08:00
|
|
|
{
|
2010-02-08 04:48:24 +08:00
|
|
|
struct pci_dev *pdev = to_pci_dev(dev);
|
|
|
|
struct drm_device *drm_dev = pci_get_drvdata(pdev);
|
|
|
|
|
|
|
|
return i915_resume(drm_dev);
|
2009-12-16 13:36:10 +08:00
|
|
|
}
|
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
static int i915_pm_freeze(struct device *dev)
|
2009-12-16 13:36:10 +08:00
|
|
|
{
|
2010-02-08 04:48:24 +08:00
|
|
|
struct pci_dev *pdev = to_pci_dev(dev);
|
|
|
|
struct drm_device *drm_dev = pci_get_drvdata(pdev);
|
|
|
|
|
|
|
|
if (!drm_dev || !drm_dev->dev_private) {
|
|
|
|
dev_err(dev, "DRM not initialized, aborting suspend.\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
return i915_drm_freeze(drm_dev);
|
2009-12-16 13:36:10 +08:00
|
|
|
}
|
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
static int i915_pm_thaw(struct device *dev)
|
2009-12-16 13:36:10 +08:00
|
|
|
{
|
2010-02-08 04:48:24 +08:00
|
|
|
struct pci_dev *pdev = to_pci_dev(dev);
|
|
|
|
struct drm_device *drm_dev = pci_get_drvdata(pdev);
|
|
|
|
|
|
|
|
return i915_drm_thaw(drm_dev);
|
2009-12-16 13:36:10 +08:00
|
|
|
}
|
|
|
|
|
2010-02-08 04:48:24 +08:00
|
|
|
static int i915_pm_poweroff(struct device *dev)
|
2009-12-16 13:36:10 +08:00
|
|
|
{
|
2010-02-08 04:48:24 +08:00
|
|
|
struct pci_dev *pdev = to_pci_dev(dev);
|
|
|
|
struct drm_device *drm_dev = pci_get_drvdata(pdev);
|
|
|
|
|
2010-02-19 06:06:27 +08:00
|
|
|
return i915_drm_freeze(drm_dev);
|
2009-12-16 13:36:10 +08:00
|
|
|
}
|
|
|
|
|
2010-06-06 22:40:20 +08:00
|
|
|
static const struct dev_pm_ops i915_pm_ops = {
|
2011-08-17 03:34:10 +08:00
|
|
|
.suspend = i915_pm_suspend,
|
|
|
|
.resume = i915_pm_resume,
|
|
|
|
.freeze = i915_pm_freeze,
|
|
|
|
.thaw = i915_pm_thaw,
|
|
|
|
.poweroff = i915_pm_poweroff,
|
|
|
|
.restore = i915_pm_resume,
|
2009-12-16 13:36:10 +08:00
|
|
|
};
|
|
|
|
|
2008-11-13 02:03:55 +08:00
|
|
|
static struct vm_operations_struct i915_gem_vm_ops = {
|
|
|
|
.fault = i915_gem_fault,
|
2009-02-12 06:01:46 +08:00
|
|
|
.open = drm_gem_vm_open,
|
|
|
|
.close = drm_gem_vm_close,
|
2008-11-13 02:03:55 +08:00
|
|
|
};
|
|
|
|
|
2011-10-31 22:28:57 +08:00
|
|
|
static const struct file_operations i915_driver_fops = {
|
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.open = drm_open,
|
|
|
|
.release = drm_release,
|
|
|
|
.unlocked_ioctl = drm_ioctl,
|
|
|
|
.mmap = drm_gem_mmap,
|
|
|
|
.poll = drm_poll,
|
|
|
|
.fasync = drm_fasync,
|
|
|
|
.read = drm_read,
|
|
|
|
#ifdef CONFIG_COMPAT
|
|
|
|
.compat_ioctl = i915_compat_ioctl,
|
|
|
|
#endif
|
|
|
|
.llseek = noop_llseek,
|
|
|
|
};
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
static struct drm_driver driver = {
|
2011-08-26 01:55:54 +08:00
|
|
|
/* Don't use MTRRs here; the Xserver or userspace app should
|
|
|
|
* deal with them for Intel hardware.
|
2005-11-11 20:30:27 +08:00
|
|
|
*/
|
2008-07-31 03:06:12 +08:00
|
|
|
.driver_features =
|
|
|
|
DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
|
|
|
|
DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
|
2005-11-10 19:16:34 +08:00
|
|
|
.load = i915_driver_load,
|
2007-11-22 12:14:14 +08:00
|
|
|
.unload = i915_driver_unload,
|
2008-07-31 03:06:12 +08:00
|
|
|
.open = i915_driver_open,
|
2005-11-10 19:16:34 +08:00
|
|
|
.lastclose = i915_driver_lastclose,
|
|
|
|
.preclose = i915_driver_preclose,
|
2008-07-31 03:06:12 +08:00
|
|
|
.postclose = i915_driver_postclose,
|
2010-01-09 07:45:33 +08:00
|
|
|
|
|
|
|
/* Used in place of i915_pm_ops for non-DRIVER_MODESET */
|
|
|
|
.suspend = i915_suspend,
|
|
|
|
.resume = i915_resume,
|
|
|
|
|
2005-07-10 15:31:26 +08:00
|
|
|
.device_is_agp = i915_driver_device_is_agp,
|
2005-04-17 06:20:36 +08:00
|
|
|
.reclaim_buffers = drm_core_reclaim_buffers,
|
2008-11-28 12:22:24 +08:00
|
|
|
.master_create = i915_master_create,
|
|
|
|
.master_destroy = i915_master_destroy,
|
2009-02-18 09:08:49 +08:00
|
|
|
#if defined(CONFIG_DEBUG_FS)
|
2009-07-02 10:26:52 +08:00
|
|
|
.debugfs_init = i915_debugfs_init,
|
|
|
|
.debugfs_cleanup = i915_debugfs_cleanup,
|
2009-02-18 09:08:49 +08:00
|
|
|
#endif
|
2008-07-31 03:06:12 +08:00
|
|
|
.gem_init_object = i915_gem_init_object,
|
|
|
|
.gem_free_object = i915_gem_free_object,
|
2008-11-13 02:03:55 +08:00
|
|
|
.gem_vm_ops = &i915_gem_vm_ops,
|
2011-02-07 10:16:14 +08:00
|
|
|
.dumb_create = i915_gem_dumb_create,
|
|
|
|
.dumb_map_offset = i915_gem_mmap_gtt,
|
|
|
|
.dumb_destroy = i915_gem_dumb_destroy,
|
2005-04-17 06:20:36 +08:00
|
|
|
.ioctls = i915_ioctls,
|
2011-10-31 22:28:57 +08:00
|
|
|
.fops = &i915_driver_fops,
|
2005-11-10 19:16:34 +08:00
|
|
|
.name = DRIVER_NAME,
|
|
|
|
.desc = DRIVER_DESC,
|
|
|
|
.date = DRIVER_DATE,
|
|
|
|
.major = DRIVER_MAJOR,
|
|
|
|
.minor = DRIVER_MINOR,
|
|
|
|
.patchlevel = DRIVER_PATCHLEVEL,
|
2005-04-17 06:20:36 +08:00
|
|
|
};
|
|
|
|
|
2010-12-15 01:16:38 +08:00
|
|
|
static struct pci_driver i915_pci_driver = {
|
|
|
|
.name = DRIVER_NAME,
|
|
|
|
.id_table = pciidlist,
|
|
|
|
.probe = i915_pci_probe,
|
|
|
|
.remove = i915_pci_remove,
|
|
|
|
.driver.pm = &i915_pm_ops,
|
|
|
|
};
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
static int __init i915_init(void)
|
|
|
|
{
|
2010-02-23 14:05:24 +08:00
|
|
|
if (!intel_agp_enabled) {
|
|
|
|
DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
driver.num_ioctls = i915_max_ioctl;
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-08 06:24:08 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* If CONFIG_DRM_I915_KMS is set, default to KMS unless
|
|
|
|
* explicitly disabled with the module pararmeter.
|
|
|
|
*
|
|
|
|
* Otherwise, just follow the parameter (defaulting to off).
|
|
|
|
*
|
|
|
|
* Allow optional vga_text_mode_force boot option to override
|
|
|
|
* the default behavior.
|
|
|
|
*/
|
|
|
|
#if defined(CONFIG_DRM_I915_KMS)
|
|
|
|
if (i915_modeset != 0)
|
|
|
|
driver.driver_features |= DRIVER_MODESET;
|
|
|
|
#endif
|
|
|
|
if (i915_modeset == 1)
|
|
|
|
driver.driver_features |= DRIVER_MODESET;
|
|
|
|
|
|
|
|
#ifdef CONFIG_VGA_CONSOLE
|
|
|
|
if (vgacon_text_force() && i915_modeset == -1)
|
|
|
|
driver.driver_features &= ~DRIVER_MODESET;
|
|
|
|
#endif
|
|
|
|
|
2011-01-23 18:45:14 +08:00
|
|
|
if (!(driver.driver_features & DRIVER_MODESET))
|
|
|
|
driver.get_vblank_timestamp = NULL;
|
|
|
|
|
2010-12-15 01:16:38 +08:00
|
|
|
return drm_pci_init(&driver, &i915_pci_driver);
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void __exit i915_exit(void)
|
|
|
|
{
|
2010-12-15 01:16:38 +08:00
|
|
|
drm_pci_exit(&driver, &i915_pci_driver);
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
module_init(i915_init);
|
|
|
|
module_exit(i915_exit);
|
|
|
|
|
2005-09-25 12:28:13 +08:00
|
|
|
MODULE_AUTHOR(DRIVER_AUTHOR);
|
|
|
|
MODULE_DESCRIPTION(DRIVER_DESC);
|
2005-04-17 06:20:36 +08:00
|
|
|
MODULE_LICENSE("GPL and additional rights");
|
2011-10-14 07:08:51 +08:00
|
|
|
|
|
|
|
#define __i915_read(x, y) \
|
|
|
|
u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
|
|
|
|
u##x val = 0; \
|
|
|
|
if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
|
|
|
|
gen6_gt_force_wake_get(dev_priv); \
|
|
|
|
val = read##y(dev_priv->regs + reg); \
|
|
|
|
gen6_gt_force_wake_put(dev_priv); \
|
|
|
|
} else { \
|
|
|
|
val = read##y(dev_priv->regs + reg); \
|
|
|
|
} \
|
|
|
|
trace_i915_reg_rw(false, reg, val, sizeof(val)); \
|
|
|
|
return val; \
|
|
|
|
}
|
|
|
|
|
|
|
|
__i915_read(8, b)
|
|
|
|
__i915_read(16, w)
|
|
|
|
__i915_read(32, l)
|
|
|
|
__i915_read(64, q)
|
|
|
|
#undef __i915_read
|
|
|
|
|
|
|
|
#define __i915_write(x, y) \
|
|
|
|
void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
|
|
|
|
trace_i915_reg_rw(true, reg, val, sizeof(val)); \
|
|
|
|
if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
|
|
|
|
__gen6_gt_wait_for_fifo(dev_priv); \
|
|
|
|
} \
|
|
|
|
write##y(val, dev_priv->regs + reg); \
|
|
|
|
}
|
|
|
|
__i915_write(8, b)
|
|
|
|
__i915_write(16, w)
|
|
|
|
__i915_write(32, l)
|
|
|
|
__i915_write(64, q)
|
|
|
|
#undef __i915_write
|