2008-05-05 10:22:43 +08:00
|
|
|
/******************************************************************************
|
|
|
|
*
|
2012-01-07 05:16:33 +08:00
|
|
|
* Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
|
2008-05-05 10:22:43 +08:00
|
|
|
*
|
|
|
|
* Portions of this file are derived from the ipw3945 project, as well
|
|
|
|
* as portions of the ieee80211 subsystem header files.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of version 2 of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
* this program; if not, write to the Free Software Foundation, Inc.,
|
|
|
|
* 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
|
|
|
|
*
|
|
|
|
* The full GNU General Public License is included in this distribution in the
|
|
|
|
* file called LICENSE.
|
|
|
|
*
|
|
|
|
* Contact Information:
|
2008-12-10 03:28:58 +08:00
|
|
|
* Intel Linux Wireless <ilw@linux.intel.com>
|
2008-05-05 10:22:43 +08:00
|
|
|
* Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
|
|
|
|
*
|
|
|
|
*****************************************************************************/
|
2008-05-15 13:54:07 +08:00
|
|
|
#include <linux/etherdevice.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 16:04:11 +08:00
|
|
|
#include <linux/slab.h>
|
2011-07-11 22:39:46 +08:00
|
|
|
#include <linux/sched.h>
|
|
|
|
|
2011-09-07 00:31:19 +08:00
|
|
|
#include "iwl-debug.h"
|
|
|
|
#include "iwl-csr.h"
|
|
|
|
#include "iwl-prph.h"
|
2008-05-05 10:22:43 +08:00
|
|
|
#include "iwl-io.h"
|
2012-02-09 22:08:15 +08:00
|
|
|
#include "iwl-op-mode.h"
|
2012-05-17 01:13:54 +08:00
|
|
|
#include "internal.h"
|
2012-04-02 21:04:33 +08:00
|
|
|
/* FIXME: need to abstract out TX command (once we know what it looks like) */
|
2012-05-15 18:16:34 +08:00
|
|
|
#include "dvm/commands.h"
|
2008-05-05 10:22:43 +08:00
|
|
|
|
2011-09-07 00:31:19 +08:00
|
|
|
#define IWL_TX_CRC_SIZE 4
|
|
|
|
#define IWL_TX_DELIMITER_SIZE 4
|
|
|
|
|
2011-07-10 15:47:01 +08:00
|
|
|
/**
|
|
|
|
* iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
|
|
|
|
*/
|
2011-08-26 14:11:06 +08:00
|
|
|
void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
|
2012-05-17 04:54:29 +08:00
|
|
|
struct iwl_tx_queue *txq,
|
|
|
|
u16 byte_cnt)
|
2011-07-10 15:47:01 +08:00
|
|
|
{
|
2011-08-26 14:11:02 +08:00
|
|
|
struct iwlagn_scd_bc_tbl *scd_bc_tbl;
|
2012-05-17 04:54:29 +08:00
|
|
|
struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
|
2011-07-10 15:47:01 +08:00
|
|
|
int write_ptr = txq->q.write_ptr;
|
|
|
|
int txq_id = txq->q.id;
|
|
|
|
u8 sec_ctl = 0;
|
|
|
|
u8 sta_id = 0;
|
|
|
|
u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
|
|
|
|
__le16 bc_ent;
|
2011-09-21 06:37:24 +08:00
|
|
|
struct iwl_tx_cmd *tx_cmd =
|
2012-03-20 00:12:06 +08:00
|
|
|
(void *) txq->entries[txq->q.write_ptr].cmd->payload;
|
2011-07-10 15:47:01 +08:00
|
|
|
|
2011-08-26 14:11:02 +08:00
|
|
|
scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
|
|
|
|
|
2011-07-10 15:47:01 +08:00
|
|
|
WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
|
|
|
|
|
2011-09-21 06:37:24 +08:00
|
|
|
sta_id = tx_cmd->sta_id;
|
|
|
|
sec_ctl = tx_cmd->sec_ctl;
|
2011-07-10 15:47:01 +08:00
|
|
|
|
|
|
|
switch (sec_ctl & TX_CMD_SEC_MSK) {
|
|
|
|
case TX_CMD_SEC_CCM:
|
|
|
|
len += CCMP_MIC_LEN;
|
|
|
|
break;
|
|
|
|
case TX_CMD_SEC_TKIP:
|
|
|
|
len += TKIP_ICV_LEN;
|
|
|
|
break;
|
|
|
|
case TX_CMD_SEC_WEP:
|
|
|
|
len += WEP_IV_LEN + WEP_ICV_LEN;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
|
|
|
|
|
|
|
|
scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
|
|
|
|
|
|
|
|
if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
|
|
|
|
scd_bc_tbl[txq_id].
|
|
|
|
tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
|
|
|
|
}
|
|
|
|
|
2008-05-15 13:54:07 +08:00
|
|
|
/**
|
|
|
|
* iwl_txq_update_write_ptr - Send new write index to hardware
|
|
|
|
*/
|
2011-08-26 14:11:19 +08:00
|
|
|
void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
|
2008-05-15 13:54:07 +08:00
|
|
|
{
|
|
|
|
u32 reg = 0;
|
|
|
|
int txq_id = txq->q.id;
|
|
|
|
|
|
|
|
if (txq->need_update == 0)
|
2010-02-04 05:47:56 +08:00
|
|
|
return;
|
2008-05-15 13:54:07 +08:00
|
|
|
|
2012-03-26 23:57:01 +08:00
|
|
|
if (trans->cfg->base_params->shadow_reg_enable) {
|
2010-11-11 01:56:50 +08:00
|
|
|
/* shadow register enabled */
|
2012-01-03 22:56:15 +08:00
|
|
|
iwl_write32(trans, HBUS_TARG_WRPTR,
|
2010-11-11 01:56:50 +08:00
|
|
|
txq->q.write_ptr | (txq_id << 8));
|
|
|
|
} else {
|
2012-03-16 04:27:06 +08:00
|
|
|
struct iwl_trans_pcie *trans_pcie =
|
|
|
|
IWL_TRANS_GET_PCIE_TRANS(trans);
|
2010-11-11 01:56:50 +08:00
|
|
|
/* if we're trying to save power */
|
2012-03-23 23:34:31 +08:00
|
|
|
if (test_bit(STATUS_TPOWER_PMI, &trans_pcie->status)) {
|
2010-11-11 01:56:50 +08:00
|
|
|
/* wake up nic if it's powered down ...
|
|
|
|
* uCode will wake up, and interrupt us again, so next
|
|
|
|
* time we'll skip this part. */
|
2012-01-03 22:56:15 +08:00
|
|
|
reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
|
2008-05-15 13:54:07 +08:00
|
|
|
|
2010-11-11 01:56:50 +08:00
|
|
|
if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
|
2011-08-26 14:11:19 +08:00
|
|
|
IWL_DEBUG_INFO(trans,
|
2010-11-11 01:56:50 +08:00
|
|
|
"Tx queue %d requesting wakeup,"
|
|
|
|
" GP1 = 0x%x\n", txq_id, reg);
|
2012-01-03 22:56:15 +08:00
|
|
|
iwl_set_bit(trans, CSR_GP_CNTRL,
|
2010-11-11 01:56:50 +08:00
|
|
|
CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
|
|
|
|
return;
|
|
|
|
}
|
2008-05-15 13:54:07 +08:00
|
|
|
|
2012-01-03 22:56:15 +08:00
|
|
|
iwl_write_direct32(trans, HBUS_TARG_WRPTR,
|
2008-05-15 13:54:07 +08:00
|
|
|
txq->q.write_ptr | (txq_id << 8));
|
|
|
|
|
2010-11-11 01:56:50 +08:00
|
|
|
/*
|
|
|
|
* else not in power-save mode,
|
|
|
|
* uCode will never sleep when we're
|
|
|
|
* trying to tx (during RFKILL, we're not trying to tx).
|
|
|
|
*/
|
|
|
|
} else
|
2012-01-03 22:56:15 +08:00
|
|
|
iwl_write32(trans, HBUS_TARG_WRPTR,
|
2010-11-11 01:56:50 +08:00
|
|
|
txq->q.write_ptr | (txq_id << 8));
|
|
|
|
}
|
2008-05-15 13:54:07 +08:00
|
|
|
txq->need_update = 0;
|
|
|
|
}
|
|
|
|
|
2011-05-04 22:50:44 +08:00
|
|
|
static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
|
|
|
|
{
|
|
|
|
struct iwl_tfd_tb *tb = &tfd->tbs[idx];
|
|
|
|
|
|
|
|
dma_addr_t addr = get_unaligned_le32(&tb->lo);
|
|
|
|
if (sizeof(dma_addr_t) > sizeof(u32))
|
|
|
|
addr |=
|
|
|
|
((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
|
|
|
|
|
|
|
|
return addr;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
|
|
|
|
{
|
|
|
|
struct iwl_tfd_tb *tb = &tfd->tbs[idx];
|
|
|
|
|
|
|
|
return le16_to_cpu(tb->hi_n_len) >> 4;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
|
|
|
|
dma_addr_t addr, u16 len)
|
|
|
|
{
|
|
|
|
struct iwl_tfd_tb *tb = &tfd->tbs[idx];
|
|
|
|
u16 hi_n_len = len << 4;
|
|
|
|
|
|
|
|
put_unaligned_le32(addr, &tb->lo);
|
|
|
|
if (sizeof(dma_addr_t) > sizeof(u32))
|
|
|
|
hi_n_len |= ((addr >> 16) >> 16) & 0xF;
|
|
|
|
|
|
|
|
tb->hi_n_len = cpu_to_le16(hi_n_len);
|
|
|
|
|
|
|
|
tfd->num_tbs = idx + 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
|
|
|
|
{
|
|
|
|
return tfd->num_tbs & 0x1f;
|
|
|
|
}
|
|
|
|
|
2012-05-17 04:54:23 +08:00
|
|
|
static void iwl_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
|
|
|
|
struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
|
2011-05-04 22:50:44 +08:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
int num_tbs;
|
|
|
|
|
|
|
|
/* Sanity check on number of chunks */
|
|
|
|
num_tbs = iwl_tfd_get_num_tbs(tfd);
|
|
|
|
|
|
|
|
if (num_tbs >= IWL_NUM_OF_TBS) {
|
2011-08-26 14:11:06 +08:00
|
|
|
IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
|
2011-05-04 22:50:44 +08:00
|
|
|
/* @todo issue fatal error, it is quite serious situation */
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Unmap tx_cmd */
|
|
|
|
if (num_tbs)
|
2012-01-03 22:56:15 +08:00
|
|
|
dma_unmap_single(trans->dev,
|
2011-05-14 02:57:40 +08:00
|
|
|
dma_unmap_addr(meta, mapping),
|
|
|
|
dma_unmap_len(meta, len),
|
2011-06-18 23:12:57 +08:00
|
|
|
DMA_BIDIRECTIONAL);
|
2011-05-04 22:50:44 +08:00
|
|
|
|
|
|
|
/* Unmap chunks, if any. */
|
|
|
|
for (i = 1; i < num_tbs; i++)
|
2012-01-03 22:56:15 +08:00
|
|
|
dma_unmap_single(trans->dev, iwl_tfd_tb_get_addr(tfd, i),
|
2011-06-27 22:54:49 +08:00
|
|
|
iwl_tfd_tb_get_len(tfd, i), dma_dir);
|
2012-05-17 04:35:58 +08:00
|
|
|
|
|
|
|
tfd->num_tbs = 0;
|
2011-05-14 02:57:40 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2012-05-17 04:54:22 +08:00
|
|
|
* iwl_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
|
2011-08-26 14:11:06 +08:00
|
|
|
* @trans - transport private data
|
2011-05-14 02:57:40 +08:00
|
|
|
* @txq - tx queue
|
2012-05-17 04:35:58 +08:00
|
|
|
* @dma_dir - the direction of the DMA mapping
|
2011-05-14 02:57:40 +08:00
|
|
|
*
|
|
|
|
* Does NOT advance any TFD circular buffer read/write indexes
|
|
|
|
* Does NOT free the TFD itself (which is within circular buffer)
|
|
|
|
*/
|
2012-05-17 04:54:22 +08:00
|
|
|
void iwl_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
|
|
|
|
enum dma_data_direction dma_dir)
|
2011-05-14 02:57:40 +08:00
|
|
|
{
|
|
|
|
struct iwl_tfd *tfd_tmp = txq->tfds;
|
|
|
|
|
2012-05-17 04:35:58 +08:00
|
|
|
/* rd_ptr is bounded by n_bd and idx is bounded by n_window */
|
|
|
|
int rd_ptr = txq->q.read_ptr;
|
|
|
|
int idx = get_cmd_index(&txq->q, rd_ptr);
|
|
|
|
|
2012-03-06 03:24:24 +08:00
|
|
|
lockdep_assert_held(&txq->lock);
|
|
|
|
|
2012-05-17 04:35:58 +08:00
|
|
|
/* We have only q->n_window txq->entries, but we use q->n_bd tfds */
|
2012-05-17 04:54:23 +08:00
|
|
|
iwl_unmap_tfd(trans, &txq->entries[idx].meta, &tfd_tmp[rd_ptr],
|
|
|
|
dma_dir);
|
2011-05-04 22:50:44 +08:00
|
|
|
|
|
|
|
/* free SKB */
|
2012-03-20 00:12:06 +08:00
|
|
|
if (txq->entries) {
|
2011-05-04 22:50:44 +08:00
|
|
|
struct sk_buff *skb;
|
|
|
|
|
2012-05-17 04:35:58 +08:00
|
|
|
skb = txq->entries[idx].skb;
|
2011-05-04 22:50:44 +08:00
|
|
|
|
2011-09-16 02:46:30 +08:00
|
|
|
/* Can be called from irqs-disabled context
|
|
|
|
* If skb is not NULL, it means that the whole queue is being
|
|
|
|
* freed and that the queue is not empty - free the skb
|
|
|
|
*/
|
2011-05-04 22:50:44 +08:00
|
|
|
if (skb) {
|
2012-02-09 22:08:15 +08:00
|
|
|
iwl_op_mode_free_skb(trans->op_mode, skb);
|
2012-05-17 04:35:58 +08:00
|
|
|
txq->entries[idx].skb = NULL;
|
2011-05-04 22:50:44 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-08-26 14:11:06 +08:00
|
|
|
int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
|
2011-05-04 22:50:44 +08:00
|
|
|
struct iwl_tx_queue *txq,
|
|
|
|
dma_addr_t addr, u16 len,
|
2011-05-04 22:50:48 +08:00
|
|
|
u8 reset)
|
2011-05-04 22:50:44 +08:00
|
|
|
{
|
|
|
|
struct iwl_queue *q;
|
|
|
|
struct iwl_tfd *tfd, *tfd_tmp;
|
|
|
|
u32 num_tbs;
|
|
|
|
|
|
|
|
q = &txq->q;
|
2011-05-14 02:57:40 +08:00
|
|
|
tfd_tmp = txq->tfds;
|
2011-05-04 22:50:44 +08:00
|
|
|
tfd = &tfd_tmp[q->write_ptr];
|
|
|
|
|
|
|
|
if (reset)
|
|
|
|
memset(tfd, 0, sizeof(*tfd));
|
|
|
|
|
|
|
|
num_tbs = iwl_tfd_get_num_tbs(tfd);
|
|
|
|
|
|
|
|
/* Each TFD can point to a maximum 20 Tx buffers */
|
|
|
|
if (num_tbs >= IWL_NUM_OF_TBS) {
|
2011-08-26 14:11:06 +08:00
|
|
|
IWL_ERR(trans, "Error can not send more than %d chunks\n",
|
2012-05-17 04:54:29 +08:00
|
|
|
IWL_NUM_OF_TBS);
|
2011-05-04 22:50:44 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
if (unlikely(addr & ~IWL_TX_DMA_MASK))
|
2011-08-26 14:11:06 +08:00
|
|
|
IWL_ERR(trans, "Unaligned address = %llx\n",
|
2012-05-17 04:54:29 +08:00
|
|
|
(unsigned long long)addr);
|
2011-05-04 22:50:44 +08:00
|
|
|
|
|
|
|
iwl_tfd_set_tb(tfd, num_tbs, addr, len);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-05-15 13:54:07 +08:00
|
|
|
/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
|
|
|
|
* DMA services
|
|
|
|
*
|
|
|
|
* Theory of operation
|
|
|
|
*
|
|
|
|
* A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
|
|
|
|
* of buffer descriptors, each of which points to one or more data buffers for
|
|
|
|
* the device to read from or fill. Driver and device exchange status of each
|
|
|
|
* queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
|
|
|
|
* entries in each circular buffer, to protect against confusing empty and full
|
|
|
|
* queue states.
|
|
|
|
*
|
|
|
|
* The device reads or writes the data in the queues via the device's several
|
|
|
|
* DMA/FIFO channels. Each queue is mapped to a single DMA channel.
|
|
|
|
*
|
|
|
|
* For Tx queue, there are low mark and high mark limits. If, after queuing
|
|
|
|
* the packet for Tx, free space become < low mark, Tx queue stopped. When
|
|
|
|
* reclaiming packets (on 'tx done IRQ), if free space become > high mark,
|
|
|
|
* Tx queue resumed.
|
|
|
|
*
|
|
|
|
***************************************************/
|
|
|
|
|
|
|
|
int iwl_queue_space(const struct iwl_queue *q)
|
|
|
|
{
|
|
|
|
int s = q->read_ptr - q->write_ptr;
|
|
|
|
|
|
|
|
if (q->read_ptr > q->write_ptr)
|
|
|
|
s -= q->n_bd;
|
|
|
|
|
|
|
|
if (s <= 0)
|
|
|
|
s += q->n_window;
|
|
|
|
/* keep some reserve to not confuse empty and full situations */
|
|
|
|
s -= 2;
|
|
|
|
if (s < 0)
|
|
|
|
s = 0;
|
|
|
|
return s;
|
|
|
|
}
|
|
|
|
|
2008-05-05 10:22:43 +08:00
|
|
|
/**
|
|
|
|
* iwl_queue_init - Initialize queue's high/low-water and read/write indexes
|
|
|
|
*/
|
2011-08-26 14:11:06 +08:00
|
|
|
int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
|
2008-05-05 10:22:43 +08:00
|
|
|
{
|
|
|
|
q->n_bd = count;
|
|
|
|
q->n_window = slots_num;
|
|
|
|
q->id = id;
|
|
|
|
|
|
|
|
/* count must be power-of-two size, otherwise iwl_queue_inc_wrap
|
|
|
|
* and iwl_queue_dec_wrap are broken. */
|
2011-04-19 00:12:37 +08:00
|
|
|
if (WARN_ON(!is_power_of_2(count)))
|
|
|
|
return -EINVAL;
|
2008-05-05 10:22:43 +08:00
|
|
|
|
|
|
|
/* slots_num must be power-of-two size, otherwise
|
|
|
|
* get_cmd_index is broken. */
|
2011-04-19 00:12:37 +08:00
|
|
|
if (WARN_ON(!is_power_of_2(slots_num)))
|
|
|
|
return -EINVAL;
|
2008-05-05 10:22:43 +08:00
|
|
|
|
|
|
|
q->low_mark = q->n_window / 4;
|
|
|
|
if (q->low_mark < 4)
|
|
|
|
q->low_mark = 4;
|
|
|
|
|
|
|
|
q->high_mark = q->n_window / 8;
|
|
|
|
if (q->high_mark < 2)
|
|
|
|
q->high_mark = 2;
|
|
|
|
|
|
|
|
q->write_ptr = q->read_ptr = 0;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-08-26 14:11:06 +08:00
|
|
|
static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
|
2011-07-10 15:47:01 +08:00
|
|
|
struct iwl_tx_queue *txq)
|
|
|
|
{
|
2011-08-26 14:11:02 +08:00
|
|
|
struct iwl_trans_pcie *trans_pcie =
|
|
|
|
IWL_TRANS_GET_PCIE_TRANS(trans);
|
2011-08-26 14:11:06 +08:00
|
|
|
struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
|
2011-07-10 15:47:01 +08:00
|
|
|
int txq_id = txq->q.id;
|
|
|
|
int read_ptr = txq->q.read_ptr;
|
|
|
|
u8 sta_id = 0;
|
|
|
|
__le16 bc_ent;
|
2011-09-21 06:37:24 +08:00
|
|
|
struct iwl_tx_cmd *tx_cmd =
|
2012-03-20 00:12:06 +08:00
|
|
|
(void *)txq->entries[txq->q.read_ptr].cmd->payload;
|
2011-07-10 15:47:01 +08:00
|
|
|
|
|
|
|
WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
|
|
|
|
|
2012-03-09 03:29:12 +08:00
|
|
|
if (txq_id != trans_pcie->cmd_queue)
|
2011-09-21 06:37:24 +08:00
|
|
|
sta_id = tx_cmd->sta_id;
|
2011-07-10 15:47:01 +08:00
|
|
|
|
|
|
|
bc_ent = cpu_to_le16(1 | (sta_id << 12));
|
|
|
|
scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
|
|
|
|
|
|
|
|
if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
|
|
|
|
scd_bc_tbl[txq_id].
|
|
|
|
tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
|
|
|
|
}
|
|
|
|
|
2012-06-04 21:48:17 +08:00
|
|
|
static int iwl_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
|
|
|
|
u16 txq_id)
|
2011-07-10 15:47:01 +08:00
|
|
|
{
|
2012-05-17 04:54:29 +08:00
|
|
|
struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
|
2011-07-10 15:47:01 +08:00
|
|
|
u32 tbl_dw_addr;
|
|
|
|
u32 tbl_dw;
|
|
|
|
u16 scd_q2ratid;
|
|
|
|
|
|
|
|
scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
|
|
|
|
|
2011-08-26 14:11:02 +08:00
|
|
|
tbl_dw_addr = trans_pcie->scd_base_addr +
|
2011-07-10 15:47:01 +08:00
|
|
|
SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
|
|
|
|
|
2012-01-03 22:56:15 +08:00
|
|
|
tbl_dw = iwl_read_targ_mem(trans, tbl_dw_addr);
|
2011-07-10 15:47:01 +08:00
|
|
|
|
|
|
|
if (txq_id & 0x1)
|
|
|
|
tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
|
|
|
|
else
|
|
|
|
tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
|
|
|
|
|
2012-01-03 22:56:15 +08:00
|
|
|
iwl_write_targ_mem(trans, tbl_dw_addr, tbl_dw);
|
2011-07-10 15:47:01 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-06-04 21:48:17 +08:00
|
|
|
static inline void iwl_txq_set_inactive(struct iwl_trans *trans, u16 txq_id)
|
2011-07-10 15:47:01 +08:00
|
|
|
{
|
|
|
|
/* Simply stop the queue, but don't change any configuration;
|
|
|
|
* the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
|
2012-01-03 22:56:15 +08:00
|
|
|
iwl_write_prph(trans,
|
2011-07-10 15:47:01 +08:00
|
|
|
SCD_QUEUE_STATUS_BITS(txq_id),
|
|
|
|
(0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
|
|
|
|
(1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
|
|
|
|
}
|
|
|
|
|
2012-06-07 18:44:14 +08:00
|
|
|
void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, int fifo,
|
|
|
|
int sta_id, int tid, int frame_limit, u16 ssn)
|
2011-07-10 15:47:01 +08:00
|
|
|
{
|
2012-03-16 04:26:52 +08:00
|
|
|
struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
|
2012-05-29 16:29:10 +08:00
|
|
|
|
2012-03-16 04:26:52 +08:00
|
|
|
if (test_and_set_bit(txq_id, trans_pcie->queue_used))
|
|
|
|
WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
|
2011-07-10 15:47:01 +08:00
|
|
|
|
|
|
|
/* Stop this Tx queue before configuring it */
|
2012-06-04 21:48:17 +08:00
|
|
|
iwl_txq_set_inactive(trans, txq_id);
|
2011-07-10 15:47:01 +08:00
|
|
|
|
2012-05-29 16:29:10 +08:00
|
|
|
/* Set this queue as a chain-building queue unless it is CMD queue */
|
|
|
|
if (txq_id != trans_pcie->cmd_queue)
|
|
|
|
iwl_set_bits_prph(trans, SCD_QUEUECHAIN_SEL, BIT(txq_id));
|
|
|
|
|
|
|
|
/* If this queue is mapped to a certain station: it is an AGG queue */
|
|
|
|
if (sta_id != IWL_INVALID_STATION) {
|
|
|
|
u16 ra_tid = BUILD_RAxTID(sta_id, tid);
|
2011-07-10 15:47:01 +08:00
|
|
|
|
2012-05-29 16:29:10 +08:00
|
|
|
/* Map receiver-address / traffic-ID to this queue */
|
2012-06-04 21:48:17 +08:00
|
|
|
iwl_txq_set_ratid_map(trans, ra_tid, txq_id);
|
2011-07-10 15:47:01 +08:00
|
|
|
|
2012-05-29 16:29:10 +08:00
|
|
|
/* enable aggregations for the queue */
|
|
|
|
iwl_set_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
|
2012-06-04 21:48:17 +08:00
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* disable aggregations for the queue, this will also make the
|
|
|
|
* ra_tid mapping configuration irrelevant since it is now a
|
|
|
|
* non-AGG queue.
|
|
|
|
*/
|
|
|
|
iwl_clear_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
|
2012-05-29 16:29:10 +08:00
|
|
|
}
|
2011-07-10 15:47:01 +08:00
|
|
|
|
|
|
|
/* Place first TFD at index corresponding to start sequence number.
|
|
|
|
* Assumes that ssn_idx is valid (!= 0xFFF) */
|
2011-11-21 19:25:31 +08:00
|
|
|
trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff);
|
|
|
|
trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff);
|
2012-06-04 21:48:17 +08:00
|
|
|
|
|
|
|
iwl_write_direct32(trans, HBUS_TARG_WRPTR,
|
|
|
|
(ssn & 0xff) | (txq_id << 8));
|
|
|
|
iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);
|
2011-07-10 15:47:01 +08:00
|
|
|
|
|
|
|
/* Set up Tx window size and frame limit for this queue */
|
2012-05-29 16:29:10 +08:00
|
|
|
iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
|
|
|
|
SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
|
2012-01-03 22:56:15 +08:00
|
|
|
iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
|
2012-03-16 04:26:52 +08:00
|
|
|
SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
|
|
|
|
((frame_limit << SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
|
|
|
|
SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
|
|
|
|
((frame_limit << SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
|
|
|
|
SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
|
2011-07-10 15:47:01 +08:00
|
|
|
|
|
|
|
/* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
|
2012-06-04 21:48:17 +08:00
|
|
|
iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
|
|
|
|
(1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
|
|
|
|
(fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
|
|
|
|
(1 << SCD_QUEUE_STTS_REG_POS_WSL) |
|
|
|
|
SCD_QUEUE_STTS_REG_MSK);
|
|
|
|
IWL_DEBUG_TX_QUEUES(trans, "Activate queue %d on FIFO %d WrPtr: %d\n",
|
|
|
|
txq_id, fifo, ssn & 0xff);
|
2012-05-29 16:29:10 +08:00
|
|
|
}
|
|
|
|
|
2012-05-29 18:07:30 +08:00
|
|
|
void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id)
|
2011-08-26 14:11:25 +08:00
|
|
|
{
|
2011-08-26 14:11:32 +08:00
|
|
|
struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
|
2012-09-30 22:25:43 +08:00
|
|
|
u32 stts_addr = trans_pcie->scd_base_addr +
|
|
|
|
SCD_TX_STTS_QUEUE_OFFSET(txq_id);
|
|
|
|
static const u32 zero_val[4] = {};
|
2011-08-26 14:11:25 +08:00
|
|
|
|
2012-03-16 04:26:52 +08:00
|
|
|
if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
|
|
|
|
WARN_ONCE(1, "queue %d not used", txq_id);
|
|
|
|
return;
|
2011-07-10 15:47:01 +08:00
|
|
|
}
|
|
|
|
|
2012-10-14 22:36:36 +08:00
|
|
|
iwl_txq_set_inactive(trans, txq_id);
|
|
|
|
|
2012-09-30 22:25:43 +08:00
|
|
|
_iwl_write_targ_mem_dwords(trans, stts_addr,
|
|
|
|
zero_val, ARRAY_SIZE(zero_val));
|
|
|
|
|
2012-10-18 18:38:37 +08:00
|
|
|
iwl_tx_queue_unmap(trans, txq_id);
|
|
|
|
|
2012-06-04 21:48:17 +08:00
|
|
|
IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
|
2011-07-10 15:47:01 +08:00
|
|
|
}
|
|
|
|
|
2008-05-15 13:54:07 +08:00
|
|
|
/*************** HOST COMMAND QUEUE FUNCTIONS *****/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* iwl_enqueue_hcmd - enqueue a uCode command
|
|
|
|
* @priv: device private data point
|
|
|
|
* @cmd: a point to the ucode command structure
|
|
|
|
*
|
|
|
|
* The function returns < 0 values to indicate the operation is
|
|
|
|
* failed. On success, it turns the index (> 0) of command in the
|
|
|
|
* command queue.
|
|
|
|
*/
|
2011-08-26 14:11:06 +08:00
|
|
|
static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
|
2008-05-15 13:54:07 +08:00
|
|
|
{
|
2011-08-26 14:11:32 +08:00
|
|
|
struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
|
2012-03-09 03:29:12 +08:00
|
|
|
struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
|
2008-05-15 13:54:07 +08:00
|
|
|
struct iwl_queue *q = &txq->q;
|
2009-07-25 02:13:05 +08:00
|
|
|
struct iwl_device_cmd *out_cmd;
|
|
|
|
struct iwl_cmd_meta *out_meta;
|
2012-10-19 20:24:43 +08:00
|
|
|
void *dup_buf = NULL;
|
2008-05-15 13:54:07 +08:00
|
|
|
dma_addr_t phys_addr;
|
2012-10-19 20:24:43 +08:00
|
|
|
int idx;
|
2011-05-14 02:57:40 +08:00
|
|
|
u16 copy_size, cmd_size;
|
|
|
|
bool had_nocopy = false;
|
|
|
|
int i;
|
2012-07-24 06:58:32 +08:00
|
|
|
u32 cmd_pos;
|
2008-05-15 13:54:07 +08:00
|
|
|
|
2011-05-14 02:57:40 +08:00
|
|
|
copy_size = sizeof(out_cmd->hdr);
|
|
|
|
cmd_size = sizeof(out_cmd->hdr);
|
|
|
|
|
|
|
|
/* need one for the header if the first is NOCOPY */
|
|
|
|
BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
|
|
|
|
|
|
|
|
for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
|
|
|
|
if (!cmd->len[i])
|
|
|
|
continue;
|
|
|
|
if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
|
|
|
|
had_nocopy = true;
|
2012-10-19 20:24:43 +08:00
|
|
|
if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
|
|
|
|
idx = -EINVAL;
|
|
|
|
goto free_dup_buf;
|
|
|
|
}
|
|
|
|
} else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
|
|
|
|
/*
|
|
|
|
* This is also a chunk that isn't copied
|
|
|
|
* to the static buffer so set had_nocopy.
|
|
|
|
*/
|
|
|
|
had_nocopy = true;
|
|
|
|
|
|
|
|
/* only allowed once */
|
|
|
|
if (WARN_ON(dup_buf)) {
|
|
|
|
idx = -EINVAL;
|
|
|
|
goto free_dup_buf;
|
|
|
|
}
|
|
|
|
|
|
|
|
dup_buf = kmemdup(cmd->data[i], cmd->len[i],
|
|
|
|
GFP_ATOMIC);
|
|
|
|
if (!dup_buf)
|
|
|
|
return -ENOMEM;
|
2011-05-14 02:57:40 +08:00
|
|
|
} else {
|
|
|
|
/* NOCOPY must not be followed by normal! */
|
2012-10-19 20:24:43 +08:00
|
|
|
if (WARN_ON(had_nocopy)) {
|
|
|
|
idx = -EINVAL;
|
|
|
|
goto free_dup_buf;
|
|
|
|
}
|
2011-05-14 02:57:40 +08:00
|
|
|
copy_size += cmd->len[i];
|
|
|
|
}
|
|
|
|
cmd_size += cmd->len[i];
|
|
|
|
}
|
2008-05-15 13:54:07 +08:00
|
|
|
|
2011-04-19 00:12:37 +08:00
|
|
|
/*
|
|
|
|
* If any of the command structures end up being larger than
|
2011-05-14 02:57:40 +08:00
|
|
|
* the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
|
|
|
|
* allocated into separate TFDs, then we will need to
|
|
|
|
* increase the size of the buffers.
|
2011-04-19 00:12:37 +08:00
|
|
|
*/
|
2012-09-26 19:32:13 +08:00
|
|
|
if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
|
|
|
|
"Command %s (%#x) is too large (%d bytes)\n",
|
|
|
|
trans_pcie_get_cmd_string(trans_pcie, cmd->id),
|
2012-10-19 20:24:43 +08:00
|
|
|
cmd->id, copy_size)) {
|
|
|
|
idx = -EINVAL;
|
|
|
|
goto free_dup_buf;
|
|
|
|
}
|
2008-05-15 13:54:07 +08:00
|
|
|
|
2012-03-06 03:24:24 +08:00
|
|
|
spin_lock_bh(&txq->lock);
|
2011-03-31 23:36:26 +08:00
|
|
|
|
2009-07-25 02:13:05 +08:00
|
|
|
if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
|
2012-03-06 03:24:24 +08:00
|
|
|
spin_unlock_bh(&txq->lock);
|
2011-03-31 23:36:26 +08:00
|
|
|
|
2011-08-26 14:11:06 +08:00
|
|
|
IWL_ERR(trans, "No space in command queue\n");
|
2012-03-07 05:30:49 +08:00
|
|
|
iwl_op_mode_cmd_queue_full(trans->op_mode);
|
2012-10-19 20:24:43 +08:00
|
|
|
idx = -ENOSPC;
|
|
|
|
goto free_dup_buf;
|
2008-05-15 13:54:07 +08:00
|
|
|
}
|
|
|
|
|
2011-05-14 02:57:40 +08:00
|
|
|
idx = get_cmd_index(q, q->write_ptr);
|
2012-03-20 00:12:06 +08:00
|
|
|
out_cmd = txq->entries[idx].cmd;
|
|
|
|
out_meta = &txq->entries[idx].meta;
|
2009-07-25 02:13:05 +08:00
|
|
|
|
2009-08-01 05:28:06 +08:00
|
|
|
memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
|
2009-07-25 02:13:05 +08:00
|
|
|
if (cmd->flags & CMD_WANT_SKB)
|
|
|
|
out_meta->source = cmd;
|
2008-05-15 13:54:07 +08:00
|
|
|
|
2011-05-14 02:57:40 +08:00
|
|
|
/* set up the header */
|
2008-05-15 13:54:07 +08:00
|
|
|
|
2011-05-14 02:57:40 +08:00
|
|
|
out_cmd->hdr.cmd = cmd->id;
|
2008-05-15 13:54:07 +08:00
|
|
|
out_cmd->hdr.flags = 0;
|
2011-08-26 14:10:40 +08:00
|
|
|
out_cmd->hdr.sequence =
|
2012-03-09 03:29:12 +08:00
|
|
|
cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
|
2011-08-26 14:10:40 +08:00
|
|
|
INDEX_TO_SEQ(q->write_ptr));
|
2011-05-14 02:57:40 +08:00
|
|
|
|
|
|
|
/* and copy the data that needs to be copied */
|
2012-07-24 06:58:32 +08:00
|
|
|
cmd_pos = offsetof(struct iwl_device_cmd, payload);
|
2011-05-14 02:57:40 +08:00
|
|
|
for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
|
|
|
|
if (!cmd->len[i])
|
|
|
|
continue;
|
2012-10-19 20:24:43 +08:00
|
|
|
if (cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
|
|
|
|
IWL_HCMD_DFL_DUP))
|
2011-05-14 02:57:40 +08:00
|
|
|
break;
|
2012-07-24 06:58:32 +08:00
|
|
|
memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], cmd->len[i]);
|
|
|
|
cmd_pos += cmd->len[i];
|
|
|
|
}
|
|
|
|
|
|
|
|
WARN_ON_ONCE(txq->entries[idx].copy_cmd);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* since out_cmd will be the source address of the FH, it will write
|
|
|
|
* the retry count there. So when the user needs to receivce the HCMD
|
|
|
|
* that corresponds to the response in the response handler, it needs
|
|
|
|
* to set CMD_WANT_HCMD.
|
|
|
|
*/
|
|
|
|
if (cmd->flags & CMD_WANT_HCMD) {
|
|
|
|
txq->entries[idx].copy_cmd =
|
|
|
|
kmemdup(out_cmd, cmd_pos, GFP_ATOMIC);
|
|
|
|
if (unlikely(!txq->entries[idx].copy_cmd)) {
|
|
|
|
idx = -ENOMEM;
|
|
|
|
goto out;
|
|
|
|
}
|
2008-08-04 16:00:45 +08:00
|
|
|
}
|
2011-05-14 02:57:40 +08:00
|
|
|
|
2012-03-26 23:23:39 +08:00
|
|
|
IWL_DEBUG_HC(trans,
|
2012-05-17 04:54:29 +08:00
|
|
|
"Sending command %s (#%x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
|
|
|
|
trans_pcie_get_cmd_string(trans_pcie, out_cmd->hdr.cmd),
|
|
|
|
out_cmd->hdr.cmd, le16_to_cpu(out_cmd->hdr.sequence),
|
|
|
|
cmd_size, q->write_ptr, idx, trans_pcie->cmd_queue);
|
2011-05-14 02:57:40 +08:00
|
|
|
|
2012-01-03 22:56:15 +08:00
|
|
|
phys_addr = dma_map_single(trans->dev, &out_cmd->hdr, copy_size,
|
2012-05-17 04:54:29 +08:00
|
|
|
DMA_BIDIRECTIONAL);
|
2012-01-03 22:56:15 +08:00
|
|
|
if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
|
2011-04-28 22:27:10 +08:00
|
|
|
idx = -ENOMEM;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
2010-06-03 13:19:20 +08:00
|
|
|
dma_unmap_addr_set(out_meta, mapping, phys_addr);
|
2011-05-14 02:57:40 +08:00
|
|
|
dma_unmap_len_set(out_meta, len, copy_size);
|
|
|
|
|
2012-05-17 04:54:29 +08:00
|
|
|
iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr, copy_size, 1);
|
2011-05-14 02:57:40 +08:00
|
|
|
|
|
|
|
for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
|
2012-10-19 20:24:43 +08:00
|
|
|
const void *data = cmd->data[i];
|
|
|
|
|
2011-05-14 02:57:40 +08:00
|
|
|
if (!cmd->len[i])
|
|
|
|
continue;
|
2012-10-19 20:24:43 +08:00
|
|
|
if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
|
|
|
|
IWL_HCMD_DFL_DUP)))
|
2011-05-14 02:57:40 +08:00
|
|
|
continue;
|
2012-10-19 20:24:43 +08:00
|
|
|
if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
|
|
|
|
data = dup_buf;
|
|
|
|
phys_addr = dma_map_single(trans->dev, (void *)data,
|
2011-06-29 01:53:32 +08:00
|
|
|
cmd->len[i], DMA_BIDIRECTIONAL);
|
2012-01-03 22:56:15 +08:00
|
|
|
if (dma_mapping_error(trans->dev, phys_addr)) {
|
2012-05-17 04:54:23 +08:00
|
|
|
iwl_unmap_tfd(trans, out_meta,
|
|
|
|
&txq->tfds[q->write_ptr],
|
|
|
|
DMA_BIDIRECTIONAL);
|
2011-05-14 02:57:40 +08:00
|
|
|
idx = -ENOMEM;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
2011-08-26 14:11:06 +08:00
|
|
|
iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
|
2011-05-14 02:57:40 +08:00
|
|
|
cmd->len[i], 0);
|
|
|
|
}
|
2009-04-22 01:55:48 +08:00
|
|
|
|
2011-07-08 23:46:09 +08:00
|
|
|
out_meta->flags = cmd->flags;
|
2012-10-19 20:24:43 +08:00
|
|
|
if (WARN_ON_ONCE(txq->entries[idx].free_buf))
|
|
|
|
kfree(txq->entries[idx].free_buf);
|
|
|
|
txq->entries[idx].free_buf = dup_buf;
|
2011-04-28 22:27:10 +08:00
|
|
|
|
|
|
|
txq->need_update = 1;
|
|
|
|
|
2012-09-05 06:33:53 +08:00
|
|
|
trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size,
|
|
|
|
&out_cmd->hdr, copy_size);
|
2009-04-22 01:55:48 +08:00
|
|
|
|
2012-04-10 08:46:54 +08:00
|
|
|
/* start timer if queue currently empty */
|
|
|
|
if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
|
|
|
|
mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
|
|
|
|
|
2008-05-15 13:54:07 +08:00
|
|
|
/* Increment and update queue's write index */
|
|
|
|
q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
|
2011-08-26 14:11:19 +08:00
|
|
|
iwl_txq_update_write_ptr(trans, txq);
|
2008-05-15 13:54:07 +08:00
|
|
|
|
2011-04-28 22:27:10 +08:00
|
|
|
out:
|
2012-03-06 03:24:24 +08:00
|
|
|
spin_unlock_bh(&txq->lock);
|
2012-10-19 20:24:43 +08:00
|
|
|
free_dup_buf:
|
|
|
|
if (idx < 0)
|
|
|
|
kfree(dup_buf);
|
2010-02-04 05:47:56 +08:00
|
|
|
return idx;
|
2008-05-15 13:54:07 +08:00
|
|
|
}
|
|
|
|
|
2012-04-10 08:46:54 +08:00
|
|
|
static inline void iwl_queue_progress(struct iwl_trans_pcie *trans_pcie,
|
|
|
|
struct iwl_tx_queue *txq)
|
|
|
|
{
|
|
|
|
if (!trans_pcie->wd_timeout)
|
|
|
|
return;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* if empty delete timer, otherwise move timer forward
|
|
|
|
* since we're making progress on this queue
|
|
|
|
*/
|
|
|
|
if (txq->q.read_ptr == txq->q.write_ptr)
|
|
|
|
del_timer(&txq->stuck_timer);
|
|
|
|
else
|
|
|
|
mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
|
|
|
|
}
|
|
|
|
|
2008-05-29 16:35:12 +08:00
|
|
|
/**
|
|
|
|
* iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
|
|
|
|
*
|
|
|
|
* When FW advances 'R' index, all entries between old and new 'R' index
|
|
|
|
* need to be reclaimed. As result, some free space forms. If there is
|
|
|
|
* enough free space (> low mark), wake the stack that feeds us.
|
|
|
|
*/
|
2011-09-07 00:31:18 +08:00
|
|
|
static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
|
|
|
|
int idx)
|
2008-05-29 16:35:12 +08:00
|
|
|
{
|
2011-09-07 00:31:18 +08:00
|
|
|
struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
|
2011-08-26 14:11:32 +08:00
|
|
|
struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
|
2008-05-29 16:35:12 +08:00
|
|
|
struct iwl_queue *q = &txq->q;
|
|
|
|
int nfreed = 0;
|
|
|
|
|
2012-03-06 03:24:24 +08:00
|
|
|
lockdep_assert_held(&txq->lock);
|
|
|
|
|
2008-10-15 03:32:48 +08:00
|
|
|
if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
|
2012-05-17 04:54:29 +08:00
|
|
|
IWL_ERR(trans,
|
|
|
|
"%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
|
|
|
|
__func__, txq_id, idx, q->n_bd,
|
|
|
|
q->write_ptr, q->read_ptr);
|
2008-05-29 16:35:12 +08:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2008-10-15 03:32:48 +08:00
|
|
|
for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
|
|
|
|
q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
|
2008-05-29 16:35:12 +08:00
|
|
|
|
2008-10-15 03:32:48 +08:00
|
|
|
if (nfreed++ > 0) {
|
2012-05-17 04:54:29 +08:00
|
|
|
IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
|
|
|
|
idx, q->write_ptr, q->read_ptr);
|
2012-02-09 22:08:15 +08:00
|
|
|
iwl_op_mode_nic_error(trans->op_mode);
|
2008-05-29 16:35:12 +08:00
|
|
|
}
|
2008-08-04 16:00:40 +08:00
|
|
|
|
2008-05-29 16:35:12 +08:00
|
|
|
}
|
2012-04-10 08:46:54 +08:00
|
|
|
|
|
|
|
iwl_queue_progress(trans_pcie, txq);
|
2008-05-29 16:35:12 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
|
|
|
|
* @rxb: Rx buffer to reclaim
|
2011-09-21 06:37:23 +08:00
|
|
|
* @handler_status: return value of the handler of the command
|
|
|
|
* (put in setup_rx_handlers)
|
2008-05-29 16:35:12 +08:00
|
|
|
*
|
|
|
|
* If an Rx buffer has an async callback associated with it the callback
|
|
|
|
* will be executed. The attached skb (if present) will only be freed
|
|
|
|
* if the callback returns 1
|
|
|
|
*/
|
2012-03-06 03:24:39 +08:00
|
|
|
void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_cmd_buffer *rxb,
|
2011-09-21 06:37:23 +08:00
|
|
|
int handler_status)
|
2008-05-29 16:35:12 +08:00
|
|
|
{
|
2009-10-09 17:19:45 +08:00
|
|
|
struct iwl_rx_packet *pkt = rxb_addr(rxb);
|
2008-05-29 16:35:12 +08:00
|
|
|
u16 sequence = le16_to_cpu(pkt->hdr.sequence);
|
|
|
|
int txq_id = SEQ_TO_QUEUE(sequence);
|
|
|
|
int index = SEQ_TO_INDEX(sequence);
|
|
|
|
int cmd_index;
|
2009-07-25 02:13:05 +08:00
|
|
|
struct iwl_device_cmd *cmd;
|
|
|
|
struct iwl_cmd_meta *meta;
|
2011-08-26 14:11:32 +08:00
|
|
|
struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
|
2012-03-09 03:29:12 +08:00
|
|
|
struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
|
2008-05-29 16:35:12 +08:00
|
|
|
|
|
|
|
/* If a Tx command is being handled and it isn't in the actual
|
|
|
|
* command queue then there a command routing bug has been introduced
|
|
|
|
* in the queue management code. */
|
2012-03-09 03:29:12 +08:00
|
|
|
if (WARN(txq_id != trans_pcie->cmd_queue,
|
2010-08-23 16:46:33 +08:00
|
|
|
"wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
|
2012-05-17 04:54:29 +08:00
|
|
|
txq_id, trans_pcie->cmd_queue, sequence,
|
|
|
|
trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr,
|
|
|
|
trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) {
|
2011-09-07 00:31:18 +08:00
|
|
|
iwl_print_hex_error(trans, pkt, 32);
|
2008-09-24 01:18:43 +08:00
|
|
|
return;
|
2008-11-08 01:58:45 +08:00
|
|
|
}
|
2008-05-29 16:35:12 +08:00
|
|
|
|
2012-03-06 03:24:24 +08:00
|
|
|
spin_lock(&txq->lock);
|
|
|
|
|
2011-05-14 02:57:40 +08:00
|
|
|
cmd_index = get_cmd_index(&txq->q, index);
|
2012-03-20 00:12:06 +08:00
|
|
|
cmd = txq->entries[cmd_index].cmd;
|
|
|
|
meta = &txq->entries[cmd_index].meta;
|
2008-05-29 16:35:12 +08:00
|
|
|
|
2012-05-17 04:54:23 +08:00
|
|
|
iwl_unmap_tfd(trans, meta, &txq->tfds[index], DMA_BIDIRECTIONAL);
|
2009-10-31 05:36:10 +08:00
|
|
|
|
2008-05-29 16:35:12 +08:00
|
|
|
/* Input error checking is done when commands are added to queue. */
|
2009-07-25 02:13:05 +08:00
|
|
|
if (meta->flags & CMD_WANT_SKB) {
|
2012-03-06 03:24:39 +08:00
|
|
|
struct page *p = rxb_steal_page(rxb);
|
2012-03-06 03:24:38 +08:00
|
|
|
|
|
|
|
meta->source->resp_pkt = pkt;
|
|
|
|
meta->source->_rx_page_addr = (unsigned long)page_address(p);
|
2012-04-10 08:46:51 +08:00
|
|
|
meta->source->_rx_page_order = trans_pcie->rx_page_order;
|
2011-09-21 06:37:23 +08:00
|
|
|
meta->source->handler_status = handler_status;
|
|
|
|
}
|
2011-04-20 22:02:58 +08:00
|
|
|
|
2011-09-07 00:31:18 +08:00
|
|
|
iwl_hcmd_queue_reclaim(trans, txq_id, index);
|
2008-05-29 16:35:12 +08:00
|
|
|
|
2009-07-25 02:13:05 +08:00
|
|
|
if (!(meta->flags & CMD_ASYNC)) {
|
2012-03-21 07:36:54 +08:00
|
|
|
if (!test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status)) {
|
2011-10-10 22:26:48 +08:00
|
|
|
IWL_WARN(trans,
|
|
|
|
"HCMD_ACTIVE already clear for command %s\n",
|
2012-03-26 23:23:39 +08:00
|
|
|
trans_pcie_get_cmd_string(trans_pcie,
|
|
|
|
cmd->hdr.cmd));
|
2011-10-10 22:26:48 +08:00
|
|
|
}
|
2012-03-21 07:36:54 +08:00
|
|
|
clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
|
2011-08-26 14:11:06 +08:00
|
|
|
IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
|
2012-03-26 23:23:39 +08:00
|
|
|
trans_pcie_get_cmd_string(trans_pcie,
|
|
|
|
cmd->hdr.cmd));
|
2012-10-25 23:25:52 +08:00
|
|
|
wake_up(&trans_pcie->wait_command_queue);
|
2008-05-29 16:35:12 +08:00
|
|
|
}
|
2011-03-31 23:36:26 +08:00
|
|
|
|
2010-03-22 17:28:41 +08:00
|
|
|
meta->flags = 0;
|
2011-03-31 23:36:26 +08:00
|
|
|
|
2012-03-06 03:24:24 +08:00
|
|
|
spin_unlock(&txq->lock);
|
2008-05-29 16:35:12 +08:00
|
|
|
}
|
2011-07-11 22:39:46 +08:00
|
|
|
|
|
|
|
#define HOST_COMPLETE_TIMEOUT (2 * HZ)
|
|
|
|
|
2011-08-26 14:11:06 +08:00
|
|
|
static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
|
2011-07-11 22:39:46 +08:00
|
|
|
{
|
2012-03-26 23:23:39 +08:00
|
|
|
struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
|
2011-07-11 22:39:46 +08:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
/* An asynchronous command can not expect an SKB to be set. */
|
|
|
|
if (WARN_ON(cmd->flags & CMD_WANT_SKB))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
|
2011-08-26 14:11:06 +08:00
|
|
|
ret = iwl_enqueue_hcmd(trans, cmd);
|
2011-07-11 22:39:46 +08:00
|
|
|
if (ret < 0) {
|
2012-03-07 05:30:40 +08:00
|
|
|
IWL_ERR(trans,
|
2011-11-10 22:55:02 +08:00
|
|
|
"Error sending %s: enqueue_hcmd failed: %d\n",
|
2012-03-26 23:23:39 +08:00
|
|
|
trans_pcie_get_cmd_string(trans_pcie, cmd->id), ret);
|
2011-07-11 22:39:46 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-08-26 14:11:06 +08:00
|
|
|
static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
|
2011-07-11 22:39:46 +08:00
|
|
|
{
|
2011-08-26 14:11:32 +08:00
|
|
|
struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
|
2011-07-11 22:39:46 +08:00
|
|
|
int cmd_idx;
|
|
|
|
int ret;
|
|
|
|
|
2011-08-26 14:11:06 +08:00
|
|
|
IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
|
2012-03-26 23:23:39 +08:00
|
|
|
trans_pcie_get_cmd_string(trans_pcie, cmd->id));
|
2011-07-11 22:39:46 +08:00
|
|
|
|
2012-03-07 05:30:41 +08:00
|
|
|
if (WARN_ON(test_and_set_bit(STATUS_HCMD_ACTIVE,
|
2012-03-21 07:36:54 +08:00
|
|
|
&trans_pcie->status))) {
|
2012-03-07 05:30:41 +08:00
|
|
|
IWL_ERR(trans, "Command %s: a command is already active!\n",
|
2012-03-26 23:23:39 +08:00
|
|
|
trans_pcie_get_cmd_string(trans_pcie, cmd->id));
|
2012-03-07 05:30:41 +08:00
|
|
|
return -EIO;
|
|
|
|
}
|
|
|
|
|
2011-08-26 14:11:06 +08:00
|
|
|
IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
|
2012-03-26 23:23:39 +08:00
|
|
|
trans_pcie_get_cmd_string(trans_pcie, cmd->id));
|
2011-07-11 22:39:46 +08:00
|
|
|
|
2011-08-26 14:11:06 +08:00
|
|
|
cmd_idx = iwl_enqueue_hcmd(trans, cmd);
|
2011-07-11 22:39:46 +08:00
|
|
|
if (cmd_idx < 0) {
|
|
|
|
ret = cmd_idx;
|
2012-03-21 07:36:54 +08:00
|
|
|
clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
|
2012-03-07 05:30:40 +08:00
|
|
|
IWL_ERR(trans,
|
2011-11-10 22:55:02 +08:00
|
|
|
"Error sending %s: enqueue_hcmd failed: %d\n",
|
2012-03-26 23:23:39 +08:00
|
|
|
trans_pcie_get_cmd_string(trans_pcie, cmd->id), ret);
|
2011-07-11 22:39:46 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2012-10-25 23:25:52 +08:00
|
|
|
ret = wait_event_timeout(trans_pcie->wait_command_queue,
|
2012-05-17 04:54:29 +08:00
|
|
|
!test_bit(STATUS_HCMD_ACTIVE,
|
|
|
|
&trans_pcie->status),
|
|
|
|
HOST_COMPLETE_TIMEOUT);
|
2011-07-11 22:39:46 +08:00
|
|
|
if (!ret) {
|
2012-03-21 07:36:54 +08:00
|
|
|
if (test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status)) {
|
2011-10-10 22:26:46 +08:00
|
|
|
struct iwl_tx_queue *txq =
|
2012-03-09 03:29:12 +08:00
|
|
|
&trans_pcie->txq[trans_pcie->cmd_queue];
|
2011-10-10 22:26:46 +08:00
|
|
|
struct iwl_queue *q = &txq->q;
|
|
|
|
|
2012-03-07 05:30:40 +08:00
|
|
|
IWL_ERR(trans,
|
2011-07-11 22:39:46 +08:00
|
|
|
"Error sending %s: time out after %dms.\n",
|
2012-03-26 23:23:39 +08:00
|
|
|
trans_pcie_get_cmd_string(trans_pcie, cmd->id),
|
2011-07-11 22:39:46 +08:00
|
|
|
jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
|
|
|
|
|
2012-03-07 05:30:40 +08:00
|
|
|
IWL_ERR(trans,
|
2011-10-10 22:26:46 +08:00
|
|
|
"Current CMD queue read_ptr %d write_ptr %d\n",
|
|
|
|
q->read_ptr, q->write_ptr);
|
|
|
|
|
2012-03-21 07:36:54 +08:00
|
|
|
clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
|
2012-03-26 23:23:39 +08:00
|
|
|
IWL_DEBUG_INFO(trans,
|
|
|
|
"Clearing HCMD_ACTIVE for command %s\n",
|
|
|
|
trans_pcie_get_cmd_string(trans_pcie,
|
|
|
|
cmd->id));
|
2011-07-11 22:39:46 +08:00
|
|
|
ret = -ETIMEDOUT;
|
|
|
|
goto cancel;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-25 23:25:52 +08:00
|
|
|
if (test_bit(STATUS_RFKILL, &trans_pcie->status)) {
|
|
|
|
IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
|
|
|
|
ret = -ERFKILL;
|
|
|
|
goto cancel;
|
|
|
|
}
|
|
|
|
|
2012-03-06 03:24:38 +08:00
|
|
|
if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
|
2011-08-26 14:11:06 +08:00
|
|
|
IWL_ERR(trans, "Error: Response NULL in '%s'\n",
|
2012-03-26 23:23:39 +08:00
|
|
|
trans_pcie_get_cmd_string(trans_pcie, cmd->id));
|
2011-07-11 22:39:46 +08:00
|
|
|
ret = -EIO;
|
|
|
|
goto cancel;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
cancel:
|
|
|
|
if (cmd->flags & CMD_WANT_SKB) {
|
|
|
|
/*
|
|
|
|
* Cancel the CMD_WANT_SKB flag for the cmd in the
|
|
|
|
* TX cmd queue. Otherwise in case the cmd comes
|
|
|
|
* in later, it will possibly set an invalid
|
|
|
|
* address (cmd->meta.source).
|
|
|
|
*/
|
2012-03-20 00:12:06 +08:00
|
|
|
trans_pcie->txq[trans_pcie->cmd_queue].
|
|
|
|
entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
|
2011-07-11 22:39:46 +08:00
|
|
|
}
|
2011-11-10 22:55:20 +08:00
|
|
|
|
2012-03-06 03:24:38 +08:00
|
|
|
if (cmd->resp_pkt) {
|
|
|
|
iwl_free_resp(cmd);
|
|
|
|
cmd->resp_pkt = NULL;
|
2011-07-11 22:39:46 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2011-08-26 14:11:06 +08:00
|
|
|
int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
|
2011-07-11 22:39:46 +08:00
|
|
|
{
|
2012-10-25 23:25:52 +08:00
|
|
|
struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
|
|
|
|
|
|
|
|
if (test_bit(STATUS_RFKILL, &trans_pcie->status))
|
|
|
|
return -ERFKILL;
|
|
|
|
|
2011-07-11 22:39:46 +08:00
|
|
|
if (cmd->flags & CMD_ASYNC)
|
2011-08-26 14:11:06 +08:00
|
|
|
return iwl_send_cmd_async(trans, cmd);
|
2011-07-11 22:39:46 +08:00
|
|
|
|
2012-10-25 23:25:52 +08:00
|
|
|
/* We still can fail on RFKILL that can be asserted while we wait */
|
2011-08-26 14:11:06 +08:00
|
|
|
return iwl_send_cmd_sync(trans, cmd);
|
2011-07-11 22:39:46 +08:00
|
|
|
}
|
|
|
|
|
2011-08-26 14:11:00 +08:00
|
|
|
/* Frees buffers until index _not_ inclusive */
|
2011-08-26 14:11:26 +08:00
|
|
|
int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
|
|
|
|
struct sk_buff_head *skbs)
|
2011-08-26 14:11:00 +08:00
|
|
|
{
|
2011-08-26 14:11:32 +08:00
|
|
|
struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
|
|
|
|
struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
|
2011-08-26 14:11:00 +08:00
|
|
|
struct iwl_queue *q = &txq->q;
|
|
|
|
int last_to_free;
|
2011-08-26 14:11:26 +08:00
|
|
|
int freed = 0;
|
2011-08-26 14:11:00 +08:00
|
|
|
|
2011-09-16 02:46:29 +08:00
|
|
|
/* This function is not meant to release cmd queue*/
|
2012-03-09 03:29:12 +08:00
|
|
|
if (WARN_ON(txq_id == trans_pcie->cmd_queue))
|
2011-09-16 02:46:29 +08:00
|
|
|
return 0;
|
|
|
|
|
2012-03-06 03:24:24 +08:00
|
|
|
lockdep_assert_held(&txq->lock);
|
|
|
|
|
2011-08-26 14:11:00 +08:00
|
|
|
/*Since we free until index _not_ inclusive, the one before index is
|
|
|
|
* the last we will free. This one must be used */
|
|
|
|
last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
|
|
|
|
|
|
|
|
if ((index >= q->n_bd) ||
|
|
|
|
(iwl_queue_used(q, last_to_free) == 0)) {
|
2012-05-17 04:54:29 +08:00
|
|
|
IWL_ERR(trans,
|
|
|
|
"%s: Read index for DMA queue txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
|
|
|
|
__func__, txq_id, last_to_free, q->n_bd,
|
|
|
|
q->write_ptr, q->read_ptr);
|
2011-08-26 14:11:26 +08:00
|
|
|
return 0;
|
2011-08-26 14:11:00 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
if (WARN_ON(!skb_queue_empty(skbs)))
|
2011-08-26 14:11:26 +08:00
|
|
|
return 0;
|
2011-08-26 14:11:00 +08:00
|
|
|
|
|
|
|
for (;
|
|
|
|
q->read_ptr != index;
|
|
|
|
q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
|
|
|
|
|
2012-03-20 00:12:06 +08:00
|
|
|
if (WARN_ON_ONCE(txq->entries[txq->q.read_ptr].skb == NULL))
|
2011-08-26 14:11:00 +08:00
|
|
|
continue;
|
|
|
|
|
2012-03-20 00:12:06 +08:00
|
|
|
__skb_queue_tail(skbs, txq->entries[txq->q.read_ptr].skb);
|
2011-08-26 14:11:00 +08:00
|
|
|
|
2012-03-20 00:12:06 +08:00
|
|
|
txq->entries[txq->q.read_ptr].skb = NULL;
|
2011-08-26 14:11:00 +08:00
|
|
|
|
2011-08-26 14:11:06 +08:00
|
|
|
iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
|
2011-08-26 14:11:00 +08:00
|
|
|
|
2012-05-17 04:54:22 +08:00
|
|
|
iwl_txq_free_tfd(trans, txq, DMA_TO_DEVICE);
|
2011-08-26 14:11:26 +08:00
|
|
|
freed++;
|
2011-08-26 14:11:00 +08:00
|
|
|
}
|
2012-04-10 08:46:54 +08:00
|
|
|
|
|
|
|
iwl_queue_progress(trans_pcie, txq);
|
|
|
|
|
2011-08-26 14:11:26 +08:00
|
|
|
return freed;
|
2011-08-26 14:11:00 +08:00
|
|
|
}
|