2010-01-07 07:07:13 +08:00
|
|
|
/*******************************************************************************
|
|
|
|
|
|
|
|
Header file for stmmac platform data
|
|
|
|
|
|
|
|
Copyright (C) 2009 STMicroelectronics Ltd
|
|
|
|
|
|
|
|
This program is free software; you can redistribute it and/or modify it
|
|
|
|
under the terms and conditions of the GNU General Public License,
|
|
|
|
version 2, as published by the Free Software Foundation.
|
|
|
|
|
|
|
|
This program is distributed in the hope it will be useful, but WITHOUT
|
|
|
|
ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
more details.
|
|
|
|
|
|
|
|
You should have received a copy of the GNU General Public License along with
|
|
|
|
this program; if not, write to the Free Software Foundation, Inc.,
|
|
|
|
51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
|
|
|
|
|
|
|
|
The full GNU General Public License is included in this distribution in
|
|
|
|
the file called "COPYING".
|
|
|
|
|
|
|
|
Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
|
|
|
|
*******************************************************************************/
|
|
|
|
|
|
|
|
#ifndef __STMMAC_PLATFORM_DATA
|
|
|
|
#define __STMMAC_PLATFORM_DATA
|
|
|
|
|
2011-05-03 02:36:45 +08:00
|
|
|
#include <linux/platform_device.h>
|
|
|
|
|
2012-04-04 12:33:20 +08:00
|
|
|
#define STMMAC_RX_COE_NONE 0
|
|
|
|
#define STMMAC_RX_COE_TYPE1 1
|
|
|
|
#define STMMAC_RX_COE_TYPE2 2
|
|
|
|
|
2012-04-04 12:33:22 +08:00
|
|
|
/* Define the macros for CSR clock range parameters to be passed by
|
|
|
|
* platform code.
|
|
|
|
* This could also be configured at run time using CPU freq framework. */
|
|
|
|
|
|
|
|
/* MDC Clock Selection define*/
|
2012-04-04 12:33:26 +08:00
|
|
|
#define STMMAC_CSR_60_100M 0x0 /* MDC = clk_scr_i/42 */
|
|
|
|
#define STMMAC_CSR_100_150M 0x1 /* MDC = clk_scr_i/62 */
|
|
|
|
#define STMMAC_CSR_20_35M 0x2 /* MDC = clk_scr_i/16 */
|
|
|
|
#define STMMAC_CSR_35_60M 0x3 /* MDC = clk_scr_i/26 */
|
|
|
|
#define STMMAC_CSR_150_250M 0x4 /* MDC = clk_scr_i/102 */
|
|
|
|
#define STMMAC_CSR_250_300M 0x5 /* MDC = clk_scr_i/122 */
|
2012-04-04 12:33:22 +08:00
|
|
|
|
2012-04-04 12:33:26 +08:00
|
|
|
/* The MDC clock could be set higher than the IEEE 802.3
|
2012-04-04 12:33:22 +08:00
|
|
|
* specified frequency limit 0f 2.5 MHz, by programming a clock divider
|
|
|
|
* of value different than the above defined values. The resultant MDIO
|
|
|
|
* clock frequency of 12.5 MHz is applicable for the interfacing chips
|
|
|
|
* supporting higher MDC clocks.
|
|
|
|
* The MDC clock selection macros need to be defined for MDC clock rate
|
|
|
|
* of 12.5 MHz, corresponding to the following selection.
|
2012-04-04 12:33:26 +08:00
|
|
|
*/
|
|
|
|
#define STMMAC_CSR_I_4 0x8 /* clk_csr_i/4 */
|
|
|
|
#define STMMAC_CSR_I_6 0x9 /* clk_csr_i/6 */
|
|
|
|
#define STMMAC_CSR_I_8 0xA /* clk_csr_i/8 */
|
|
|
|
#define STMMAC_CSR_I_10 0xB /* clk_csr_i/10 */
|
|
|
|
#define STMMAC_CSR_I_12 0xC /* clk_csr_i/12 */
|
|
|
|
#define STMMAC_CSR_I_14 0xD /* clk_csr_i/14 */
|
|
|
|
#define STMMAC_CSR_I_16 0xE /* clk_csr_i/16 */
|
|
|
|
#define STMMAC_CSR_I_18 0xF /* clk_csr_i/18 */
|
2012-04-04 12:33:22 +08:00
|
|
|
|
2012-08-22 18:11:26 +08:00
|
|
|
/* AXI DMA Burst length supported */
|
2012-04-04 12:33:23 +08:00
|
|
|
#define DMA_AXI_BLEN_4 (1 << 1)
|
|
|
|
#define DMA_AXI_BLEN_8 (1 << 2)
|
|
|
|
#define DMA_AXI_BLEN_16 (1 << 3)
|
|
|
|
#define DMA_AXI_BLEN_32 (1 << 4)
|
|
|
|
#define DMA_AXI_BLEN_64 (1 << 5)
|
|
|
|
#define DMA_AXI_BLEN_128 (1 << 6)
|
|
|
|
#define DMA_AXI_BLEN_256 (1 << 7)
|
|
|
|
#define DMA_AXI_BLEN_ALL (DMA_AXI_BLEN_4 | DMA_AXI_BLEN_8 | DMA_AXI_BLEN_16 \
|
|
|
|
| DMA_AXI_BLEN_32 | DMA_AXI_BLEN_64 \
|
|
|
|
| DMA_AXI_BLEN_128 | DMA_AXI_BLEN_256)
|
|
|
|
|
2011-07-20 08:05:23 +08:00
|
|
|
/* Platfrom data for platform device structure's platform_data field */
|
|
|
|
|
|
|
|
struct stmmac_mdio_bus_data {
|
|
|
|
int (*phy_reset)(void *priv);
|
|
|
|
unsigned int phy_mask;
|
|
|
|
int *irqs;
|
|
|
|
int probed_phy_irq;
|
2013-07-04 17:35:48 +08:00
|
|
|
#ifdef CONFIG_OF
|
|
|
|
int reset_gpio, active_low;
|
|
|
|
u32 delays[3];
|
|
|
|
#endif
|
2011-07-20 08:05:23 +08:00
|
|
|
};
|
2010-01-07 07:07:13 +08:00
|
|
|
|
2012-04-04 12:33:23 +08:00
|
|
|
struct stmmac_dma_cfg {
|
|
|
|
int pbl;
|
|
|
|
int fixed_burst;
|
2012-05-14 06:18:42 +08:00
|
|
|
int mixed_burst;
|
2012-04-04 12:33:23 +08:00
|
|
|
int burst_len;
|
|
|
|
};
|
|
|
|
|
2010-01-07 07:07:13 +08:00
|
|
|
struct plat_stmmacenet_data {
|
2012-04-04 12:33:19 +08:00
|
|
|
char *phy_bus_name;
|
2010-01-07 07:07:13 +08:00
|
|
|
int bus_id;
|
2011-07-20 08:05:23 +08:00
|
|
|
int phy_addr;
|
|
|
|
int interface;
|
|
|
|
struct stmmac_mdio_bus_data *mdio_bus_data;
|
2012-04-04 12:33:23 +08:00
|
|
|
struct stmmac_dma_cfg *dma_cfg;
|
2010-09-17 11:23:39 +08:00
|
|
|
int clk_csr;
|
2010-01-07 07:07:13 +08:00
|
|
|
int has_gmac;
|
2010-04-14 04:21:14 +08:00
|
|
|
int enh_desc;
|
2010-09-17 11:23:40 +08:00
|
|
|
int tx_coe;
|
2012-04-04 12:33:20 +08:00
|
|
|
int rx_coe;
|
2010-09-17 11:23:40 +08:00
|
|
|
int bugged_jumbo;
|
2010-09-25 12:27:41 +08:00
|
|
|
int pmt;
|
2011-07-18 04:54:09 +08:00
|
|
|
int force_sf_dma_mode;
|
2013-08-28 18:55:39 +08:00
|
|
|
int force_thresh_dma_mode;
|
2012-11-26 07:10:43 +08:00
|
|
|
int riwt_off;
|
2014-01-16 18:51:43 +08:00
|
|
|
int max_speed;
|
2010-01-07 07:07:13 +08:00
|
|
|
void (*fix_mac_speed)(void *priv, unsigned int speed);
|
2010-08-24 04:40:42 +08:00
|
|
|
void (*bus_setup)(void __iomem *ioaddr);
|
2010-11-24 10:38:05 +08:00
|
|
|
int (*init)(struct platform_device *pdev);
|
|
|
|
void (*exit)(struct platform_device *pdev);
|
|
|
|
void *custom_cfg;
|
2012-04-19 03:48:19 +08:00
|
|
|
void *custom_data;
|
2010-01-07 07:07:13 +08:00
|
|
|
void *bsp_priv;
|
|
|
|
};
|
|
|
|
#endif
|