2009-06-05 20:42:42 +08:00
|
|
|
/*
|
|
|
|
* Copyright 2008 Advanced Micro Devices, Inc.
|
|
|
|
* Copyright 2008 Red Hat Inc.
|
|
|
|
* Copyright 2009 Jerome Glisse.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
* Authors: Dave Airlie
|
|
|
|
* Alex Deucher
|
|
|
|
* Jerome Glisse
|
|
|
|
*/
|
|
|
|
#include <linux/seq_file.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 16:04:11 +08:00
|
|
|
#include <linux/slab.h>
|
2009-06-05 20:42:42 +08:00
|
|
|
#include "drmP.h"
|
|
|
|
#include "radeon_drm.h"
|
|
|
|
#include "radeon_reg.h"
|
|
|
|
#include "radeon.h"
|
|
|
|
#include "atom.h"
|
|
|
|
|
|
|
|
int radeon_debugfs_ib_init(struct radeon_device *rdev);
|
|
|
|
|
2011-10-14 07:08:47 +08:00
|
|
|
u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
|
|
|
|
{
|
|
|
|
struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
|
|
|
|
u32 pg_idx, pg_offset;
|
|
|
|
u32 idx_value = 0;
|
|
|
|
int new_page;
|
|
|
|
|
|
|
|
pg_idx = (idx * 4) / PAGE_SIZE;
|
|
|
|
pg_offset = (idx * 4) % PAGE_SIZE;
|
|
|
|
|
|
|
|
if (ibc->kpage_idx[0] == pg_idx)
|
|
|
|
return ibc->kpage[0][pg_offset/4];
|
|
|
|
if (ibc->kpage_idx[1] == pg_idx)
|
|
|
|
return ibc->kpage[1][pg_offset/4];
|
|
|
|
|
|
|
|
new_page = radeon_cs_update_pages(p, pg_idx);
|
|
|
|
if (new_page < 0) {
|
|
|
|
p->parser_error = new_page;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
idx_value = ibc->kpage[new_page][pg_offset/4];
|
|
|
|
return idx_value;
|
|
|
|
}
|
|
|
|
|
2011-09-23 21:11:23 +08:00
|
|
|
void radeon_ring_write(struct radeon_cp *cp, uint32_t v)
|
2011-10-14 07:08:47 +08:00
|
|
|
{
|
|
|
|
#if DRM_DEBUG_CODE
|
2011-09-23 21:11:23 +08:00
|
|
|
if (cp->count_dw <= 0) {
|
2011-10-14 07:08:47 +08:00
|
|
|
DRM_ERROR("radeon: writting more dword to ring than expected !\n");
|
|
|
|
}
|
|
|
|
#endif
|
2011-09-23 21:11:23 +08:00
|
|
|
cp->ring[cp->wptr++] = v;
|
|
|
|
cp->wptr &= cp->ptr_mask;
|
|
|
|
cp->count_dw--;
|
|
|
|
cp->ring_free_dw--;
|
2011-10-14 07:08:47 +08:00
|
|
|
}
|
|
|
|
|
2010-01-29 01:22:31 +08:00
|
|
|
void radeon_ib_bogus_cleanup(struct radeon_device *rdev)
|
|
|
|
{
|
|
|
|
struct radeon_ib *ib, *n;
|
|
|
|
|
|
|
|
list_for_each_entry_safe(ib, n, &rdev->ib_pool.bogus_ib, list) {
|
|
|
|
list_del(&ib->list);
|
|
|
|
vfree(ib->ptr);
|
|
|
|
kfree(ib);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib)
|
|
|
|
{
|
|
|
|
struct radeon_ib *bib;
|
|
|
|
|
|
|
|
bib = kmalloc(sizeof(*bib), GFP_KERNEL);
|
|
|
|
if (bib == NULL)
|
|
|
|
return;
|
|
|
|
bib->ptr = vmalloc(ib->length_dw * 4);
|
|
|
|
if (bib->ptr == NULL) {
|
|
|
|
kfree(bib);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
memcpy(bib->ptr, ib->ptr, ib->length_dw * 4);
|
|
|
|
bib->length_dw = ib->length_dw;
|
|
|
|
mutex_lock(&rdev->ib_pool.mutex);
|
|
|
|
list_add_tail(&bib->list, &rdev->ib_pool.bogus_ib);
|
|
|
|
mutex_unlock(&rdev->ib_pool.mutex);
|
|
|
|
}
|
|
|
|
|
2009-06-05 20:42:42 +08:00
|
|
|
/*
|
|
|
|
* IB.
|
|
|
|
*/
|
2011-09-23 21:11:23 +08:00
|
|
|
int radeon_ib_get(struct radeon_device *rdev, int ring, struct radeon_ib **ib)
|
2009-06-05 20:42:42 +08:00
|
|
|
{
|
|
|
|
struct radeon_fence *fence;
|
|
|
|
struct radeon_ib *nib;
|
2010-02-16 04:36:13 +08:00
|
|
|
int r = 0, i, c;
|
2009-06-05 20:42:42 +08:00
|
|
|
|
|
|
|
*ib = NULL;
|
2011-09-23 21:11:23 +08:00
|
|
|
r = radeon_fence_create(rdev, &fence, ring);
|
2009-06-05 20:42:42 +08:00
|
|
|
if (r) {
|
2010-02-16 04:36:13 +08:00
|
|
|
dev_err(rdev->dev, "failed to create fence for new IB\n");
|
2009-06-05 20:42:42 +08:00
|
|
|
return r;
|
|
|
|
}
|
|
|
|
mutex_lock(&rdev->ib_pool.mutex);
|
2010-02-16 04:36:13 +08:00
|
|
|
for (i = rdev->ib_pool.head_id, c = 0, nib = NULL; c < RADEON_IB_POOL_SIZE; c++, i++) {
|
|
|
|
i &= (RADEON_IB_POOL_SIZE - 1);
|
|
|
|
if (rdev->ib_pool.ibs[i].free) {
|
|
|
|
nib = &rdev->ib_pool.ibs[i];
|
|
|
|
break;
|
|
|
|
}
|
2009-06-05 20:42:42 +08:00
|
|
|
}
|
2010-02-16 04:36:13 +08:00
|
|
|
if (nib == NULL) {
|
|
|
|
/* This should never happen, it means we allocated all
|
|
|
|
* IB and haven't scheduled one yet, return EBUSY to
|
|
|
|
* userspace hoping that on ioctl recall we get better
|
|
|
|
* luck
|
|
|
|
*/
|
|
|
|
dev_err(rdev->dev, "no free indirect buffer !\n");
|
2009-09-15 09:12:56 +08:00
|
|
|
mutex_unlock(&rdev->ib_pool.mutex);
|
2010-02-16 04:36:13 +08:00
|
|
|
radeon_fence_unref(&fence);
|
|
|
|
return -EBUSY;
|
2009-06-05 20:42:42 +08:00
|
|
|
}
|
2010-02-16 04:36:13 +08:00
|
|
|
rdev->ib_pool.head_id = (nib->idx + 1) & (RADEON_IB_POOL_SIZE - 1);
|
|
|
|
nib->free = false;
|
|
|
|
if (nib->fence) {
|
2009-09-15 09:12:56 +08:00
|
|
|
mutex_unlock(&rdev->ib_pool.mutex);
|
2010-02-16 04:36:13 +08:00
|
|
|
r = radeon_fence_wait(nib->fence, false);
|
|
|
|
if (r) {
|
|
|
|
dev_err(rdev->dev, "error waiting fence of IB(%u:0x%016lX:%u)\n",
|
|
|
|
nib->idx, (unsigned long)nib->gpu_addr, nib->length_dw);
|
|
|
|
mutex_lock(&rdev->ib_pool.mutex);
|
|
|
|
nib->free = true;
|
|
|
|
mutex_unlock(&rdev->ib_pool.mutex);
|
|
|
|
radeon_fence_unref(&fence);
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
mutex_lock(&rdev->ib_pool.mutex);
|
2009-06-05 20:42:42 +08:00
|
|
|
}
|
|
|
|
radeon_fence_unref(&nib->fence);
|
2010-02-16 04:36:13 +08:00
|
|
|
nib->fence = fence;
|
2009-06-05 20:42:42 +08:00
|
|
|
nib->length_dw = 0;
|
2009-09-15 09:12:56 +08:00
|
|
|
mutex_unlock(&rdev->ib_pool.mutex);
|
2009-06-05 20:42:42 +08:00
|
|
|
*ib = nib;
|
2010-02-16 04:36:13 +08:00
|
|
|
return 0;
|
2009-06-05 20:42:42 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib)
|
|
|
|
{
|
|
|
|
struct radeon_ib *tmp = *ib;
|
|
|
|
|
|
|
|
*ib = NULL;
|
|
|
|
if (tmp == NULL) {
|
|
|
|
return;
|
|
|
|
}
|
2011-10-24 21:05:29 +08:00
|
|
|
if (!tmp->fence->emitted)
|
2010-02-18 21:13:29 +08:00
|
|
|
radeon_fence_unref(&tmp->fence);
|
2009-06-05 20:42:42 +08:00
|
|
|
mutex_lock(&rdev->ib_pool.mutex);
|
2010-02-16 04:36:13 +08:00
|
|
|
tmp->free = true;
|
2009-06-05 20:42:42 +08:00
|
|
|
mutex_unlock(&rdev->ib_pool.mutex);
|
|
|
|
}
|
|
|
|
|
|
|
|
int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib)
|
|
|
|
{
|
2011-10-13 19:19:22 +08:00
|
|
|
struct radeon_cp *cp = &rdev->cp[ib->fence->ring];
|
2009-06-05 20:42:42 +08:00
|
|
|
int r = 0;
|
|
|
|
|
2011-09-23 21:11:23 +08:00
|
|
|
if (!ib->length_dw || !cp->ready) {
|
2009-06-05 20:42:42 +08:00
|
|
|
/* TODO: Nothings in the ib we should report. */
|
2010-02-16 04:36:13 +08:00
|
|
|
DRM_ERROR("radeon: couldn't schedule IB(%u).\n", ib->idx);
|
2009-06-05 20:42:42 +08:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
2009-09-15 09:12:56 +08:00
|
|
|
|
2009-06-29 16:29:13 +08:00
|
|
|
/* 64 dwords should be enough for fence too */
|
2011-09-23 21:11:23 +08:00
|
|
|
r = radeon_ring_lock(rdev, cp, 64);
|
2009-06-05 20:42:42 +08:00
|
|
|
if (r) {
|
2011-01-29 06:32:04 +08:00
|
|
|
DRM_ERROR("radeon: scheduling IB failed (%d).\n", r);
|
2009-06-05 20:42:42 +08:00
|
|
|
return r;
|
|
|
|
}
|
2011-10-20 01:02:21 +08:00
|
|
|
radeon_ring_ib_execute(rdev, ib->fence->ring, ib);
|
2009-06-05 20:42:42 +08:00
|
|
|
radeon_fence_emit(rdev, ib->fence);
|
2009-09-15 09:12:56 +08:00
|
|
|
mutex_lock(&rdev->ib_pool.mutex);
|
2010-02-16 04:36:13 +08:00
|
|
|
/* once scheduled IB is considered free and protected by the fence */
|
|
|
|
ib->free = true;
|
2009-06-05 20:42:42 +08:00
|
|
|
mutex_unlock(&rdev->ib_pool.mutex);
|
2011-09-23 21:11:23 +08:00
|
|
|
radeon_ring_unlock_commit(rdev, cp);
|
2009-06-05 20:42:42 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int radeon_ib_pool_init(struct radeon_device *rdev)
|
|
|
|
{
|
|
|
|
void *ptr;
|
|
|
|
uint64_t gpu_addr;
|
|
|
|
int i;
|
|
|
|
int r = 0;
|
|
|
|
|
2009-09-11 21:35:22 +08:00
|
|
|
if (rdev->ib_pool.robj)
|
|
|
|
return 0;
|
2010-01-29 01:22:31 +08:00
|
|
|
INIT_LIST_HEAD(&rdev->ib_pool.bogus_ib);
|
2009-06-05 20:42:42 +08:00
|
|
|
/* Allocate 1M object buffer */
|
2011-02-19 00:59:16 +08:00
|
|
|
r = radeon_bo_create(rdev, RADEON_IB_POOL_SIZE*64*1024,
|
2010-11-18 08:00:26 +08:00
|
|
|
PAGE_SIZE, true, RADEON_GEM_DOMAIN_GTT,
|
|
|
|
&rdev->ib_pool.robj);
|
2009-06-05 20:42:42 +08:00
|
|
|
if (r) {
|
|
|
|
DRM_ERROR("radeon: failed to ib pool (%d).\n", r);
|
|
|
|
return r;
|
|
|
|
}
|
2009-11-20 21:29:23 +08:00
|
|
|
r = radeon_bo_reserve(rdev->ib_pool.robj, false);
|
|
|
|
if (unlikely(r != 0))
|
|
|
|
return r;
|
|
|
|
r = radeon_bo_pin(rdev->ib_pool.robj, RADEON_GEM_DOMAIN_GTT, &gpu_addr);
|
2009-06-05 20:42:42 +08:00
|
|
|
if (r) {
|
2009-11-20 21:29:23 +08:00
|
|
|
radeon_bo_unreserve(rdev->ib_pool.robj);
|
2009-06-05 20:42:42 +08:00
|
|
|
DRM_ERROR("radeon: failed to pin ib pool (%d).\n", r);
|
|
|
|
return r;
|
|
|
|
}
|
2009-11-20 21:29:23 +08:00
|
|
|
r = radeon_bo_kmap(rdev->ib_pool.robj, &ptr);
|
|
|
|
radeon_bo_unreserve(rdev->ib_pool.robj);
|
2009-06-05 20:42:42 +08:00
|
|
|
if (r) {
|
2011-03-17 04:36:32 +08:00
|
|
|
DRM_ERROR("radeon: failed to map ib pool (%d).\n", r);
|
2009-06-05 20:42:42 +08:00
|
|
|
return r;
|
|
|
|
}
|
|
|
|
for (i = 0; i < RADEON_IB_POOL_SIZE; i++) {
|
|
|
|
unsigned offset;
|
|
|
|
|
|
|
|
offset = i * 64 * 1024;
|
|
|
|
rdev->ib_pool.ibs[i].gpu_addr = gpu_addr + offset;
|
|
|
|
rdev->ib_pool.ibs[i].ptr = ptr + offset;
|
|
|
|
rdev->ib_pool.ibs[i].idx = i;
|
|
|
|
rdev->ib_pool.ibs[i].length_dw = 0;
|
2010-02-16 04:36:13 +08:00
|
|
|
rdev->ib_pool.ibs[i].free = true;
|
2009-06-05 20:42:42 +08:00
|
|
|
}
|
2010-02-16 04:36:13 +08:00
|
|
|
rdev->ib_pool.head_id = 0;
|
2009-06-05 20:42:42 +08:00
|
|
|
rdev->ib_pool.ready = true;
|
|
|
|
DRM_INFO("radeon: ib pool ready.\n");
|
|
|
|
if (radeon_debugfs_ib_init(rdev)) {
|
|
|
|
DRM_ERROR("Failed to register debugfs file for IB !\n");
|
|
|
|
}
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
|
|
|
void radeon_ib_pool_fini(struct radeon_device *rdev)
|
|
|
|
{
|
2009-11-20 21:29:23 +08:00
|
|
|
int r;
|
2010-05-06 23:02:24 +08:00
|
|
|
struct radeon_bo *robj;
|
2009-11-20 21:29:23 +08:00
|
|
|
|
2009-06-05 20:42:42 +08:00
|
|
|
if (!rdev->ib_pool.ready) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
mutex_lock(&rdev->ib_pool.mutex);
|
2010-01-29 01:22:31 +08:00
|
|
|
radeon_ib_bogus_cleanup(rdev);
|
2010-05-06 23:02:24 +08:00
|
|
|
robj = rdev->ib_pool.robj;
|
|
|
|
rdev->ib_pool.robj = NULL;
|
|
|
|
mutex_unlock(&rdev->ib_pool.mutex);
|
2010-02-25 11:44:04 +08:00
|
|
|
|
2010-05-06 23:02:24 +08:00
|
|
|
if (robj) {
|
|
|
|
r = radeon_bo_reserve(robj, false);
|
2009-11-20 21:29:23 +08:00
|
|
|
if (likely(r == 0)) {
|
2010-05-06 23:02:24 +08:00
|
|
|
radeon_bo_kunmap(robj);
|
|
|
|
radeon_bo_unpin(robj);
|
|
|
|
radeon_bo_unreserve(robj);
|
2009-11-20 21:29:23 +08:00
|
|
|
}
|
2010-05-06 23:02:24 +08:00
|
|
|
radeon_bo_unref(&robj);
|
2009-06-05 20:42:42 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Ring.
|
|
|
|
*/
|
2011-10-13 19:19:22 +08:00
|
|
|
int radeon_ring_index(struct radeon_device *rdev, struct radeon_cp *cp)
|
|
|
|
{
|
|
|
|
/* r1xx-r5xx only has CP ring */
|
|
|
|
if (rdev->family < CHIP_R600)
|
|
|
|
return RADEON_RING_TYPE_GFX_INDEX;
|
|
|
|
|
|
|
|
if (rdev->family >= CHIP_CAYMAN) {
|
|
|
|
if (cp == &rdev->cp[CAYMAN_RING_TYPE_CP1_INDEX])
|
|
|
|
return CAYMAN_RING_TYPE_CP1_INDEX;
|
|
|
|
else if (cp == &rdev->cp[CAYMAN_RING_TYPE_CP2_INDEX])
|
|
|
|
return CAYMAN_RING_TYPE_CP2_INDEX;
|
|
|
|
}
|
|
|
|
return RADEON_RING_TYPE_GFX_INDEX;
|
|
|
|
}
|
|
|
|
|
2011-09-23 21:11:23 +08:00
|
|
|
void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_cp *cp)
|
2009-06-05 20:42:42 +08:00
|
|
|
{
|
2010-08-28 06:25:25 +08:00
|
|
|
if (rdev->wb.enabled)
|
2011-10-13 18:48:45 +08:00
|
|
|
cp->rptr = le32_to_cpu(rdev->wb.wb[cp->rptr_offs/4]);
|
|
|
|
else
|
|
|
|
cp->rptr = RREG32(cp->rptr_reg);
|
2009-06-05 20:42:42 +08:00
|
|
|
/* This works because ring_size is a power of 2 */
|
2011-09-23 21:11:23 +08:00
|
|
|
cp->ring_free_dw = (cp->rptr + (cp->ring_size / 4));
|
|
|
|
cp->ring_free_dw -= cp->wptr;
|
|
|
|
cp->ring_free_dw &= cp->ptr_mask;
|
|
|
|
if (!cp->ring_free_dw) {
|
|
|
|
cp->ring_free_dw = cp->ring_size / 4;
|
2009-06-05 20:42:42 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-09-23 21:11:23 +08:00
|
|
|
|
|
|
|
int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_cp *cp, unsigned ndw)
|
2009-06-05 20:42:42 +08:00
|
|
|
{
|
|
|
|
int r;
|
|
|
|
|
|
|
|
/* Align requested size with padding so unlock_commit can
|
|
|
|
* pad safely */
|
2011-09-23 21:11:23 +08:00
|
|
|
ndw = (ndw + cp->align_mask) & ~cp->align_mask;
|
|
|
|
while (ndw > (cp->ring_free_dw - 1)) {
|
|
|
|
radeon_ring_free_size(rdev, cp);
|
|
|
|
if (ndw < cp->ring_free_dw) {
|
2009-06-05 20:42:42 +08:00
|
|
|
break;
|
|
|
|
}
|
2011-10-13 19:19:22 +08:00
|
|
|
r = radeon_fence_wait_next(rdev, radeon_ring_index(rdev, cp));
|
2010-05-01 03:24:17 +08:00
|
|
|
if (r)
|
2009-06-05 20:42:42 +08:00
|
|
|
return r;
|
|
|
|
}
|
2011-09-23 21:11:23 +08:00
|
|
|
cp->count_dw = ndw;
|
|
|
|
cp->wptr_old = cp->wptr;
|
2009-06-05 20:42:42 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-09-23 21:11:23 +08:00
|
|
|
int radeon_ring_lock(struct radeon_device *rdev, struct radeon_cp *cp, unsigned ndw)
|
2010-05-01 03:24:17 +08:00
|
|
|
{
|
|
|
|
int r;
|
|
|
|
|
2011-09-23 21:11:23 +08:00
|
|
|
mutex_lock(&cp->mutex);
|
|
|
|
r = radeon_ring_alloc(rdev, cp, ndw);
|
2010-05-01 03:24:17 +08:00
|
|
|
if (r) {
|
2011-09-23 21:11:23 +08:00
|
|
|
mutex_unlock(&cp->mutex);
|
2010-05-01 03:24:17 +08:00
|
|
|
return r;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-09-23 21:11:23 +08:00
|
|
|
void radeon_ring_commit(struct radeon_device *rdev, struct radeon_cp *cp)
|
2009-06-05 20:42:42 +08:00
|
|
|
{
|
|
|
|
unsigned count_dw_pad;
|
|
|
|
unsigned i;
|
|
|
|
|
|
|
|
/* We pad to match fetch size */
|
2011-09-23 21:11:23 +08:00
|
|
|
count_dw_pad = (cp->align_mask + 1) -
|
|
|
|
(cp->wptr & cp->align_mask);
|
2009-06-05 20:42:42 +08:00
|
|
|
for (i = 0; i < count_dw_pad; i++) {
|
2011-09-23 21:11:23 +08:00
|
|
|
radeon_ring_write(cp, 2 << 30);
|
2009-06-05 20:42:42 +08:00
|
|
|
}
|
|
|
|
DRM_MEMORYBARRIER();
|
2011-10-13 18:48:45 +08:00
|
|
|
WREG32(cp->wptr_reg, cp->wptr);
|
|
|
|
(void)RREG32(cp->wptr_reg);
|
2010-05-01 03:24:17 +08:00
|
|
|
}
|
|
|
|
|
2011-09-23 21:11:23 +08:00
|
|
|
void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_cp *cp)
|
2010-05-01 03:24:17 +08:00
|
|
|
{
|
2011-09-23 21:11:23 +08:00
|
|
|
radeon_ring_commit(rdev, cp);
|
|
|
|
mutex_unlock(&cp->mutex);
|
2009-06-05 20:42:42 +08:00
|
|
|
}
|
|
|
|
|
2011-09-23 21:11:23 +08:00
|
|
|
void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_cp *cp)
|
2009-06-05 20:42:42 +08:00
|
|
|
{
|
2011-09-23 21:11:23 +08:00
|
|
|
cp->wptr = cp->wptr_old;
|
|
|
|
mutex_unlock(&cp->mutex);
|
2009-06-05 20:42:42 +08:00
|
|
|
}
|
|
|
|
|
2011-10-13 18:48:45 +08:00
|
|
|
int radeon_ring_init(struct radeon_device *rdev, struct radeon_cp *cp, unsigned ring_size,
|
|
|
|
unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg)
|
2009-06-05 20:42:42 +08:00
|
|
|
{
|
|
|
|
int r;
|
|
|
|
|
2011-09-23 21:11:23 +08:00
|
|
|
cp->ring_size = ring_size;
|
2011-10-13 18:48:45 +08:00
|
|
|
cp->rptr_offs = rptr_offs;
|
|
|
|
cp->rptr_reg = rptr_reg;
|
|
|
|
cp->wptr_reg = wptr_reg;
|
2009-06-05 20:42:42 +08:00
|
|
|
/* Allocate ring buffer */
|
2011-09-23 21:11:23 +08:00
|
|
|
if (cp->ring_obj == NULL) {
|
|
|
|
r = radeon_bo_create(rdev, cp->ring_size, PAGE_SIZE, true,
|
2009-11-20 21:29:23 +08:00
|
|
|
RADEON_GEM_DOMAIN_GTT,
|
2011-09-23 21:11:23 +08:00
|
|
|
&cp->ring_obj);
|
2009-06-05 20:42:42 +08:00
|
|
|
if (r) {
|
2009-11-20 21:29:23 +08:00
|
|
|
dev_err(rdev->dev, "(%d) ring create failed\n", r);
|
2009-06-05 20:42:42 +08:00
|
|
|
return r;
|
|
|
|
}
|
2011-09-23 21:11:23 +08:00
|
|
|
r = radeon_bo_reserve(cp->ring_obj, false);
|
2009-11-20 21:29:23 +08:00
|
|
|
if (unlikely(r != 0))
|
|
|
|
return r;
|
2011-09-23 21:11:23 +08:00
|
|
|
r = radeon_bo_pin(cp->ring_obj, RADEON_GEM_DOMAIN_GTT,
|
|
|
|
&cp->gpu_addr);
|
2009-06-05 20:42:42 +08:00
|
|
|
if (r) {
|
2011-09-23 21:11:23 +08:00
|
|
|
radeon_bo_unreserve(cp->ring_obj);
|
2009-11-20 21:29:23 +08:00
|
|
|
dev_err(rdev->dev, "(%d) ring pin failed\n", r);
|
2009-06-05 20:42:42 +08:00
|
|
|
return r;
|
|
|
|
}
|
2011-09-23 21:11:23 +08:00
|
|
|
r = radeon_bo_kmap(cp->ring_obj,
|
|
|
|
(void **)&cp->ring);
|
|
|
|
radeon_bo_unreserve(cp->ring_obj);
|
2009-06-05 20:42:42 +08:00
|
|
|
if (r) {
|
2009-11-20 21:29:23 +08:00
|
|
|
dev_err(rdev->dev, "(%d) ring map failed\n", r);
|
2009-06-05 20:42:42 +08:00
|
|
|
return r;
|
|
|
|
}
|
|
|
|
}
|
2011-09-23 21:11:23 +08:00
|
|
|
cp->ptr_mask = (cp->ring_size / 4) - 1;
|
|
|
|
cp->ring_free_dw = cp->ring_size / 4;
|
2009-06-05 20:42:42 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-09-23 21:11:23 +08:00
|
|
|
void radeon_ring_fini(struct radeon_device *rdev, struct radeon_cp *cp)
|
2009-06-05 20:42:42 +08:00
|
|
|
{
|
2009-11-20 21:29:23 +08:00
|
|
|
int r;
|
2010-05-06 23:02:24 +08:00
|
|
|
struct radeon_bo *ring_obj;
|
2009-11-20 21:29:23 +08:00
|
|
|
|
2011-09-23 21:11:23 +08:00
|
|
|
mutex_lock(&cp->mutex);
|
|
|
|
ring_obj = cp->ring_obj;
|
|
|
|
cp->ring = NULL;
|
|
|
|
cp->ring_obj = NULL;
|
|
|
|
mutex_unlock(&cp->mutex);
|
2010-05-06 23:02:24 +08:00
|
|
|
|
|
|
|
if (ring_obj) {
|
|
|
|
r = radeon_bo_reserve(ring_obj, false);
|
2009-11-20 21:29:23 +08:00
|
|
|
if (likely(r == 0)) {
|
2010-05-06 23:02:24 +08:00
|
|
|
radeon_bo_kunmap(ring_obj);
|
|
|
|
radeon_bo_unpin(ring_obj);
|
|
|
|
radeon_bo_unreserve(ring_obj);
|
2009-11-20 21:29:23 +08:00
|
|
|
}
|
2010-05-06 23:02:24 +08:00
|
|
|
radeon_bo_unref(&ring_obj);
|
2009-06-05 20:42:42 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Debugfs info
|
|
|
|
*/
|
|
|
|
#if defined(CONFIG_DEBUG_FS)
|
|
|
|
static int radeon_debugfs_ib_info(struct seq_file *m, void *data)
|
|
|
|
{
|
|
|
|
struct drm_info_node *node = (struct drm_info_node *) m->private;
|
|
|
|
struct radeon_ib *ib = node->info_ent->data;
|
|
|
|
unsigned i;
|
|
|
|
|
|
|
|
if (ib == NULL) {
|
|
|
|
return 0;
|
|
|
|
}
|
2010-02-16 04:36:13 +08:00
|
|
|
seq_printf(m, "IB %04u\n", ib->idx);
|
2009-06-05 20:42:42 +08:00
|
|
|
seq_printf(m, "IB fence %p\n", ib->fence);
|
|
|
|
seq_printf(m, "IB size %05u dwords\n", ib->length_dw);
|
|
|
|
for (i = 0; i < ib->length_dw; i++) {
|
|
|
|
seq_printf(m, "[%05u]=0x%08X\n", i, ib->ptr[i]);
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-01-29 01:22:31 +08:00
|
|
|
static int radeon_debugfs_ib_bogus_info(struct seq_file *m, void *data)
|
|
|
|
{
|
|
|
|
struct drm_info_node *node = (struct drm_info_node *) m->private;
|
|
|
|
struct radeon_device *rdev = node->info_ent->data;
|
|
|
|
struct radeon_ib *ib;
|
|
|
|
unsigned i;
|
|
|
|
|
|
|
|
mutex_lock(&rdev->ib_pool.mutex);
|
|
|
|
if (list_empty(&rdev->ib_pool.bogus_ib)) {
|
|
|
|
mutex_unlock(&rdev->ib_pool.mutex);
|
|
|
|
seq_printf(m, "no bogus IB recorded\n");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
ib = list_first_entry(&rdev->ib_pool.bogus_ib, struct radeon_ib, list);
|
|
|
|
list_del_init(&ib->list);
|
|
|
|
mutex_unlock(&rdev->ib_pool.mutex);
|
|
|
|
seq_printf(m, "IB size %05u dwords\n", ib->length_dw);
|
|
|
|
for (i = 0; i < ib->length_dw; i++) {
|
|
|
|
seq_printf(m, "[%05u]=0x%08X\n", i, ib->ptr[i]);
|
|
|
|
}
|
|
|
|
vfree(ib->ptr);
|
|
|
|
kfree(ib);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-06-05 20:42:42 +08:00
|
|
|
static struct drm_info_list radeon_debugfs_ib_list[RADEON_IB_POOL_SIZE];
|
|
|
|
static char radeon_debugfs_ib_names[RADEON_IB_POOL_SIZE][32];
|
2010-01-29 01:22:31 +08:00
|
|
|
|
|
|
|
static struct drm_info_list radeon_debugfs_ib_bogus_info_list[] = {
|
|
|
|
{"radeon_ib_bogus", radeon_debugfs_ib_bogus_info, 0, NULL},
|
|
|
|
};
|
2009-06-05 20:42:42 +08:00
|
|
|
#endif
|
|
|
|
|
|
|
|
int radeon_debugfs_ib_init(struct radeon_device *rdev)
|
|
|
|
{
|
|
|
|
#if defined(CONFIG_DEBUG_FS)
|
|
|
|
unsigned i;
|
2010-01-29 01:22:31 +08:00
|
|
|
int r;
|
2009-06-05 20:42:42 +08:00
|
|
|
|
2010-01-29 01:22:31 +08:00
|
|
|
radeon_debugfs_ib_bogus_info_list[0].data = rdev;
|
|
|
|
r = radeon_debugfs_add_files(rdev, radeon_debugfs_ib_bogus_info_list, 1);
|
|
|
|
if (r)
|
|
|
|
return r;
|
2009-06-05 20:42:42 +08:00
|
|
|
for (i = 0; i < RADEON_IB_POOL_SIZE; i++) {
|
|
|
|
sprintf(radeon_debugfs_ib_names[i], "radeon_ib_%04u", i);
|
|
|
|
radeon_debugfs_ib_list[i].name = radeon_debugfs_ib_names[i];
|
|
|
|
radeon_debugfs_ib_list[i].show = &radeon_debugfs_ib_info;
|
|
|
|
radeon_debugfs_ib_list[i].driver_features = 0;
|
|
|
|
radeon_debugfs_ib_list[i].data = &rdev->ib_pool.ibs[i];
|
|
|
|
}
|
|
|
|
return radeon_debugfs_add_files(rdev, radeon_debugfs_ib_list,
|
|
|
|
RADEON_IB_POOL_SIZE);
|
|
|
|
#else
|
|
|
|
return 0;
|
|
|
|
#endif
|
|
|
|
}
|