2015-10-07 23:36:28 +08:00
|
|
|
#
|
|
|
|
# Makefile for the fpga framework and fpga manager drivers.
|
|
|
|
#
|
|
|
|
|
|
|
|
# Core FPGA Manager Framework
|
|
|
|
obj-$(CONFIG_FPGA) += fpga-mgr.o
|
|
|
|
|
|
|
|
# FPGA Manager Drivers
|
2017-06-14 23:36:35 +08:00
|
|
|
obj-$(CONFIG_FPGA_MGR_ALTERA_CVP) += altera-cvp.o
|
2017-06-14 23:36:29 +08:00
|
|
|
obj-$(CONFIG_FPGA_MGR_ALTERA_PS_SPI) += altera-ps-spi.o
|
2017-02-28 06:14:26 +08:00
|
|
|
obj-$(CONFIG_FPGA_MGR_ICE40_SPI) += ice40-spi.o
|
2015-10-07 23:36:29 +08:00
|
|
|
obj-$(CONFIG_FPGA_MGR_SOCFPGA) += socfpga.o
|
2016-11-02 03:14:32 +08:00
|
|
|
obj-$(CONFIG_FPGA_MGR_SOCFPGA_A10) += socfpga-a10.o
|
2017-02-28 06:14:22 +08:00
|
|
|
obj-$(CONFIG_FPGA_MGR_TS73XX) += ts73xx-fpga.o
|
2017-03-24 08:34:26 +08:00
|
|
|
obj-$(CONFIG_FPGA_MGR_XILINX_SPI) += xilinx-spi.o
|
2015-10-17 06:42:30 +08:00
|
|
|
obj-$(CONFIG_FPGA_MGR_ZYNQ_FPGA) += zynq-fpga.o
|
2017-03-24 08:34:28 +08:00
|
|
|
obj-$(CONFIG_ALTERA_PR_IP_CORE) += altera-pr-ip-core.o
|
2017-03-24 08:34:30 +08:00
|
|
|
obj-$(CONFIG_ALTERA_PR_IP_CORE_PLAT) += altera-pr-ip-core-plat.o
|
2016-11-02 03:14:28 +08:00
|
|
|
|
|
|
|
# FPGA Bridge Drivers
|
|
|
|
obj-$(CONFIG_FPGA_BRIDGE) += fpga-bridge.o
|
2016-11-02 03:14:30 +08:00
|
|
|
obj-$(CONFIG_SOCFPGA_FPGA_BRIDGE) += altera-hps2fpga.o altera-fpga2sdram.o
|
2016-11-02 03:14:31 +08:00
|
|
|
obj-$(CONFIG_ALTERA_FREEZE_BRIDGE) += altera-freeze-bridge.o
|
2017-03-24 23:33:21 +08:00
|
|
|
obj-$(CONFIG_XILINX_PR_DECOUPLER) += xilinx-pr-decoupler.o
|
2016-11-02 03:14:29 +08:00
|
|
|
|
|
|
|
# High Level Interfaces
|
|
|
|
obj-$(CONFIG_FPGA_REGION) += fpga-region.o
|