ARM: add soc memory barrier extension
Add an extension to the heavy barrier code to allow a SoC specific memory barrier function to be provided. This is needed for platforms where the interconnect has weak ordering, and thus needs assistance to ensure that memory writes are properly visible in the correct order to other parts of the system. Acked-by: Tony Lindgren <tony@atomide.com> Acked-by: Richard Woodruff <r-woodruff2@ti.com> Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
This commit is contained in:
parent
f81309067f
commit
4e1f8a6f1d
|
@ -37,6 +37,7 @@
|
|||
#endif
|
||||
|
||||
#ifdef CONFIG_ARM_HEAVY_MB
|
||||
extern void (*soc_mb)(void);
|
||||
extern void arm_heavy_mb(void);
|
||||
#define __arm_heavy_mb(x...) do { dsb(x); arm_heavy_mb(); } while (0)
|
||||
#else
|
||||
|
|
|
@ -22,12 +22,16 @@
|
|||
#include "mm.h"
|
||||
|
||||
#ifdef CONFIG_ARM_HEAVY_MB
|
||||
void (*soc_mb)(void);
|
||||
|
||||
void arm_heavy_mb(void)
|
||||
{
|
||||
#ifdef CONFIG_OUTER_CACHE_SYNC
|
||||
if (outer_cache.sync)
|
||||
outer_cache.sync();
|
||||
#endif
|
||||
if (soc_mb)
|
||||
soc_mb();
|
||||
}
|
||||
EXPORT_SYMBOL(arm_heavy_mb);
|
||||
#endif
|
||||
|
|
Loading…
Reference in New Issue