irqchip core changes for v3.16
- irq-gic - use a mask field - irq-armada-370-xp - move the DT binding docs to the irqchip directory - irq-brcmstb-l2 - new driver for Broadcom Set Top Box Level-2 -----BEGIN PGP SIGNATURE----- Version: GnuPG v2.0.22 (GNU/Linux) iQIcBAABAgAGBQJThKTlAAoJEP45WPkGe8Zn7eEP/00ly9YJOsQUMXZGBETTayVt Z2hSwDb8GNEj4XytKVpRZ1pRTt3w3Oqae+B1iycHCNMqemwG5RzUB3cN0sLO6+ZB Jgmj/vlWKijgCZp0y4ggPGIGXCtRQpHEEZUnHrltgxCCrhnJyyhL0FURl212RRmT /uI8qfMt0E1md5E+QmEHBf07b+HzO0Y5Z1Ps7TUeTuDQAZj8sz4bkyVLpw0ga8oD pjrTos4LkjF/zBv5Dh0vqy/efzcXGjpqr2Bk6lQrM8VkH9+tPqEgxadR6ZgLcQ/j fEz6YODYl6DZJ+lfHfmWqS/JSxaJ9RohUVYG00WDJFK3tyqgr49m3NGTFgZCqnf1 GoLEwfa6d3Ro7BONNGYyyt8Ucu5sH/Yw6I7VSBaDxLk/0oOuzs1L2R+FegE04M0h 2+jE944ZPfltKgwKK732zrNdNffipH6UwBMA1fLR9Jua+H8TxXHn1F56j3RliW8V sg6l+Z10rkfsvn+I29dRNOjQlKHOaeUs2hgthTRVJlJjejGN2m1wFiGR6G5ePpV6 CDWj9vXS3B/kOhZWtrrpueCguKNldMMk2pa/MKiOoeTKKN+467o5ZkZnOmv0TKIP 1AkFqFvwENHNXlUnWwNz0SBBRgJ8SgG2AaVlnrjEIxguYoUiIoaVQQHwTVCOf6Gz PA8SKU72Y4OSnyDpir9V =KJ0w -----END PGP SIGNATURE----- Merge tag 'irqchip-3.16' of git://git.infradead.org/users/jcooper/linux into irq/core irqchip core changes for v3.16 collected by Jason Cooper: - irq-gic: Use a mask field - irq-armada-370-xp: Move the DT binding docs to the irqchip directory - irq-brcmstb-l2: New driver for Broadcom Set Top Box Level-2
This commit is contained in:
commit
c0ffa79399
|
@ -0,0 +1,29 @@
|
||||||
|
Broadcom Generic Level 2 Interrupt Controller
|
||||||
|
|
||||||
|
Required properties:
|
||||||
|
|
||||||
|
- compatible: should be "brcm,l2-intc"
|
||||||
|
- reg: specifies the base physical address and size of the registers
|
||||||
|
- interrupt-controller: identifies the node as an interrupt controller
|
||||||
|
- #interrupt-cells: specifies the number of cells needed to encode an
|
||||||
|
interrupt source. Should be 1.
|
||||||
|
- interrupt-parent: specifies the phandle to the parent interrupt controller
|
||||||
|
this controller is cacaded from
|
||||||
|
- interrupts: specifies the interrupt line in the interrupt-parent irq space
|
||||||
|
to be used for cascading
|
||||||
|
|
||||||
|
Optional properties:
|
||||||
|
|
||||||
|
- brcm,irq-can-wake: If present, this means the L2 controller can be used as a
|
||||||
|
wakeup source for system suspend/resume.
|
||||||
|
|
||||||
|
Example:
|
||||||
|
|
||||||
|
hif_intr2_intc: interrupt-controller@f0441000 {
|
||||||
|
compatible = "brcm,l2-intc";
|
||||||
|
reg = <0xf0441000 0x30>;
|
||||||
|
interrupt-controller;
|
||||||
|
#interrupt-cells = <1>;
|
||||||
|
interrupt-parent = <&intc>;
|
||||||
|
interrupts = <0x0 0x20 0x0>;
|
||||||
|
};
|
|
@ -30,6 +30,12 @@ config ARM_VIC_NR
|
||||||
The maximum number of VICs available in the system, for
|
The maximum number of VICs available in the system, for
|
||||||
power management.
|
power management.
|
||||||
|
|
||||||
|
config BRCMSTB_L2_IRQ
|
||||||
|
bool
|
||||||
|
depends on ARM
|
||||||
|
select GENERIC_IRQ_CHIP
|
||||||
|
select IRQ_DOMAIN
|
||||||
|
|
||||||
config DW_APB_ICTL
|
config DW_APB_ICTL
|
||||||
bool
|
bool
|
||||||
select IRQ_DOMAIN
|
select IRQ_DOMAIN
|
||||||
|
|
|
@ -29,3 +29,4 @@ obj-$(CONFIG_TB10X_IRQC) += irq-tb10x.o
|
||||||
obj-$(CONFIG_XTENSA) += irq-xtensa-pic.o
|
obj-$(CONFIG_XTENSA) += irq-xtensa-pic.o
|
||||||
obj-$(CONFIG_XTENSA_MX) += irq-xtensa-mx.o
|
obj-$(CONFIG_XTENSA_MX) += irq-xtensa-mx.o
|
||||||
obj-$(CONFIG_IRQ_CROSSBAR) += irq-crossbar.o
|
obj-$(CONFIG_IRQ_CROSSBAR) += irq-crossbar.o
|
||||||
|
obj-$(CONFIG_BRCMSTB_L2_IRQ) += irq-brcmstb-l2.o
|
||||||
|
|
|
@ -0,0 +1,202 @@
|
||||||
|
/*
|
||||||
|
* Generic Broadcom Set Top Box Level 2 Interrupt controller driver
|
||||||
|
*
|
||||||
|
* Copyright (C) 2014 Broadcom Corporation
|
||||||
|
*
|
||||||
|
* This program is free software; you can redistribute it and/or modify
|
||||||
|
* it under the terms of the GNU General Public License version 2 as
|
||||||
|
* published by the Free Software Foundation.
|
||||||
|
*
|
||||||
|
* This program is distributed in the hope that it will be useful,
|
||||||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||||
|
* GNU General Public License for more details.
|
||||||
|
*/
|
||||||
|
|
||||||
|
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
|
||||||
|
|
||||||
|
#include <linux/init.h>
|
||||||
|
#include <linux/slab.h>
|
||||||
|
#include <linux/module.h>
|
||||||
|
#include <linux/platform_device.h>
|
||||||
|
#include <linux/of.h>
|
||||||
|
#include <linux/of_irq.h>
|
||||||
|
#include <linux/of_address.h>
|
||||||
|
#include <linux/of_platform.h>
|
||||||
|
#include <linux/interrupt.h>
|
||||||
|
#include <linux/irq.h>
|
||||||
|
#include <linux/io.h>
|
||||||
|
#include <linux/irqdomain.h>
|
||||||
|
#include <linux/irqchip.h>
|
||||||
|
#include <linux/irqchip/chained_irq.h>
|
||||||
|
|
||||||
|
#include <asm/mach/irq.h>
|
||||||
|
|
||||||
|
#include "irqchip.h"
|
||||||
|
|
||||||
|
/* Register offsets in the L2 interrupt controller */
|
||||||
|
#define CPU_STATUS 0x00
|
||||||
|
#define CPU_SET 0x04
|
||||||
|
#define CPU_CLEAR 0x08
|
||||||
|
#define CPU_MASK_STATUS 0x0c
|
||||||
|
#define CPU_MASK_SET 0x10
|
||||||
|
#define CPU_MASK_CLEAR 0x14
|
||||||
|
|
||||||
|
/* L2 intc private data structure */
|
||||||
|
struct brcmstb_l2_intc_data {
|
||||||
|
int parent_irq;
|
||||||
|
void __iomem *base;
|
||||||
|
struct irq_domain *domain;
|
||||||
|
bool can_wake;
|
||||||
|
u32 saved_mask; /* for suspend/resume */
|
||||||
|
};
|
||||||
|
|
||||||
|
static void brcmstb_l2_intc_irq_handle(unsigned int irq, struct irq_desc *desc)
|
||||||
|
{
|
||||||
|
struct brcmstb_l2_intc_data *b = irq_desc_get_handler_data(desc);
|
||||||
|
struct irq_chip *chip = irq_desc_get_chip(desc);
|
||||||
|
u32 status;
|
||||||
|
|
||||||
|
chained_irq_enter(chip, desc);
|
||||||
|
|
||||||
|
status = __raw_readl(b->base + CPU_STATUS) &
|
||||||
|
~(__raw_readl(b->base + CPU_MASK_STATUS));
|
||||||
|
|
||||||
|
if (status == 0) {
|
||||||
|
do_bad_IRQ(irq, desc);
|
||||||
|
goto out;
|
||||||
|
}
|
||||||
|
|
||||||
|
do {
|
||||||
|
irq = ffs(status) - 1;
|
||||||
|
/* ack at our level */
|
||||||
|
__raw_writel(1 << irq, b->base + CPU_CLEAR);
|
||||||
|
status &= ~(1 << irq);
|
||||||
|
generic_handle_irq(irq_find_mapping(b->domain, irq));
|
||||||
|
} while (status);
|
||||||
|
out:
|
||||||
|
chained_irq_exit(chip, desc);
|
||||||
|
}
|
||||||
|
|
||||||
|
static void brcmstb_l2_intc_suspend(struct irq_data *d)
|
||||||
|
{
|
||||||
|
struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
|
||||||
|
struct brcmstb_l2_intc_data *b = gc->private;
|
||||||
|
|
||||||
|
irq_gc_lock(gc);
|
||||||
|
/* Save the current mask */
|
||||||
|
b->saved_mask = __raw_readl(b->base + CPU_MASK_STATUS);
|
||||||
|
|
||||||
|
if (b->can_wake) {
|
||||||
|
/* Program the wakeup mask */
|
||||||
|
__raw_writel(~gc->wake_active, b->base + CPU_MASK_SET);
|
||||||
|
__raw_writel(gc->wake_active, b->base + CPU_MASK_CLEAR);
|
||||||
|
}
|
||||||
|
irq_gc_unlock(gc);
|
||||||
|
}
|
||||||
|
|
||||||
|
static void brcmstb_l2_intc_resume(struct irq_data *d)
|
||||||
|
{
|
||||||
|
struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
|
||||||
|
struct brcmstb_l2_intc_data *b = gc->private;
|
||||||
|
|
||||||
|
irq_gc_lock(gc);
|
||||||
|
/* Clear unmasked non-wakeup interrupts */
|
||||||
|
__raw_writel(~b->saved_mask & ~gc->wake_active, b->base + CPU_CLEAR);
|
||||||
|
|
||||||
|
/* Restore the saved mask */
|
||||||
|
__raw_writel(b->saved_mask, b->base + CPU_MASK_SET);
|
||||||
|
__raw_writel(~b->saved_mask, b->base + CPU_MASK_CLEAR);
|
||||||
|
irq_gc_unlock(gc);
|
||||||
|
}
|
||||||
|
|
||||||
|
int __init brcmstb_l2_intc_of_init(struct device_node *np,
|
||||||
|
struct device_node *parent)
|
||||||
|
{
|
||||||
|
unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
|
||||||
|
struct brcmstb_l2_intc_data *data;
|
||||||
|
struct irq_chip_generic *gc;
|
||||||
|
struct irq_chip_type *ct;
|
||||||
|
int ret;
|
||||||
|
|
||||||
|
data = kzalloc(sizeof(*data), GFP_KERNEL);
|
||||||
|
if (!data)
|
||||||
|
return -ENOMEM;
|
||||||
|
|
||||||
|
data->base = of_iomap(np, 0);
|
||||||
|
if (!data->base) {
|
||||||
|
pr_err("failed to remap intc L2 registers\n");
|
||||||
|
ret = -ENOMEM;
|
||||||
|
goto out_free;
|
||||||
|
}
|
||||||
|
|
||||||
|
/* Disable all interrupts by default */
|
||||||
|
__raw_writel(0xffffffff, data->base + CPU_MASK_SET);
|
||||||
|
__raw_writel(0xffffffff, data->base + CPU_CLEAR);
|
||||||
|
|
||||||
|
data->parent_irq = irq_of_parse_and_map(np, 0);
|
||||||
|
if (data->parent_irq < 0) {
|
||||||
|
pr_err("failed to find parent interrupt\n");
|
||||||
|
ret = data->parent_irq;
|
||||||
|
goto out_unmap;
|
||||||
|
}
|
||||||
|
|
||||||
|
data->domain = irq_domain_add_linear(np, 32,
|
||||||
|
&irq_generic_chip_ops, NULL);
|
||||||
|
if (!data->domain) {
|
||||||
|
ret = -ENOMEM;
|
||||||
|
goto out_unmap;
|
||||||
|
}
|
||||||
|
|
||||||
|
/* Allocate a single Generic IRQ chip for this node */
|
||||||
|
ret = irq_alloc_domain_generic_chips(data->domain, 32, 1,
|
||||||
|
np->full_name, handle_level_irq, clr, 0, 0);
|
||||||
|
if (ret) {
|
||||||
|
pr_err("failed to allocate generic irq chip\n");
|
||||||
|
goto out_free_domain;
|
||||||
|
}
|
||||||
|
|
||||||
|
/* Set the IRQ chaining logic */
|
||||||
|
irq_set_handler_data(data->parent_irq, data);
|
||||||
|
irq_set_chained_handler(data->parent_irq, brcmstb_l2_intc_irq_handle);
|
||||||
|
|
||||||
|
gc = irq_get_domain_generic_chip(data->domain, 0);
|
||||||
|
gc->reg_base = data->base;
|
||||||
|
gc->private = data;
|
||||||
|
ct = gc->chip_types;
|
||||||
|
|
||||||
|
ct->chip.irq_ack = irq_gc_ack_set_bit;
|
||||||
|
ct->regs.ack = CPU_CLEAR;
|
||||||
|
|
||||||
|
ct->chip.irq_mask = irq_gc_mask_disable_reg;
|
||||||
|
ct->regs.disable = CPU_MASK_SET;
|
||||||
|
|
||||||
|
ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
|
||||||
|
ct->regs.enable = CPU_MASK_CLEAR;
|
||||||
|
|
||||||
|
ct->chip.irq_suspend = brcmstb_l2_intc_suspend;
|
||||||
|
ct->chip.irq_resume = brcmstb_l2_intc_resume;
|
||||||
|
|
||||||
|
if (of_property_read_bool(np, "brcm,irq-can-wake")) {
|
||||||
|
data->can_wake = true;
|
||||||
|
/* This IRQ chip can wake the system, set all child interrupts
|
||||||
|
* in wake_enabled mask
|
||||||
|
*/
|
||||||
|
gc->wake_enabled = 0xffffffff;
|
||||||
|
ct->chip.irq_set_wake = irq_gc_set_wake;
|
||||||
|
}
|
||||||
|
|
||||||
|
pr_info("registered L2 intc (mem: 0x%p, parent irq: %d)\n",
|
||||||
|
data->base, data->parent_irq);
|
||||||
|
|
||||||
|
return 0;
|
||||||
|
|
||||||
|
out_free_domain:
|
||||||
|
irq_domain_remove(data->domain);
|
||||||
|
out_unmap:
|
||||||
|
iounmap(data->base);
|
||||||
|
out_free:
|
||||||
|
kfree(data);
|
||||||
|
return ret;
|
||||||
|
}
|
||||||
|
IRQCHIP_DECLARE(brcmstb_l2_intc, "brcm,l2-intc", brcmstb_l2_intc_of_init);
|
|
@ -291,7 +291,7 @@ static void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
|
||||||
|
|
||||||
do {
|
do {
|
||||||
irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
|
irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
|
||||||
irqnr = irqstat & ~0x1c00;
|
irqnr = irqstat & GICC_IAR_INT_ID_MASK;
|
||||||
|
|
||||||
if (likely(irqnr > 15 && irqnr < 1021)) {
|
if (likely(irqnr > 15 && irqnr < 1021)) {
|
||||||
irqnr = irq_find_mapping(gic->domain, irqnr);
|
irqnr = irq_find_mapping(gic->domain, irqnr);
|
||||||
|
|
|
@ -21,6 +21,8 @@
|
||||||
#define GIC_CPU_ACTIVEPRIO 0xd0
|
#define GIC_CPU_ACTIVEPRIO 0xd0
|
||||||
#define GIC_CPU_IDENT 0xfc
|
#define GIC_CPU_IDENT 0xfc
|
||||||
|
|
||||||
|
#define GICC_IAR_INT_ID_MASK 0x3ff
|
||||||
|
|
||||||
#define GIC_DIST_CTRL 0x000
|
#define GIC_DIST_CTRL 0x000
|
||||||
#define GIC_DIST_CTR 0x004
|
#define GIC_DIST_CTR 0x004
|
||||||
#define GIC_DIST_IGROUP 0x080
|
#define GIC_DIST_IGROUP 0x080
|
||||||
|
|
Loading…
Reference in New Issue