2009-12-11 17:24:15 +08:00
|
|
|
/*
|
|
|
|
* Copyright 2007 Dave Airlied
|
|
|
|
* All Rights Reserved.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
* Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
/*
|
|
|
|
* Authors: Dave Airlied <airlied@linux.ie>
|
|
|
|
* Ben Skeggs <darktama@iinet.net.au>
|
|
|
|
* Jeremy Kolb <jkolb@brandeis.edu>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "drmP.h"
|
|
|
|
|
|
|
|
#include "nouveau_drm.h"
|
|
|
|
#include "nouveau_drv.h"
|
|
|
|
#include "nouveau_dma.h"
|
|
|
|
|
2009-12-27 04:46:36 +08:00
|
|
|
#include <linux/log2.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 16:04:11 +08:00
|
|
|
#include <linux/slab.h>
|
2009-12-27 04:46:36 +08:00
|
|
|
|
2009-12-11 17:24:15 +08:00
|
|
|
static void
|
|
|
|
nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
|
|
|
|
{
|
|
|
|
struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
|
2009-12-11 23:51:09 +08:00
|
|
|
struct drm_device *dev = dev_priv->dev;
|
2009-12-11 17:24:15 +08:00
|
|
|
struct nouveau_bo *nvbo = nouveau_bo(bo);
|
|
|
|
|
|
|
|
if (unlikely(nvbo->gem))
|
|
|
|
DRM_ERROR("bo %p still attached to GEM object\n", bo);
|
|
|
|
|
2009-12-11 23:51:09 +08:00
|
|
|
if (nvbo->tile)
|
|
|
|
nv10_mem_expire_tiling(dev, nvbo->tile, NULL);
|
|
|
|
|
2009-12-11 17:24:15 +08:00
|
|
|
kfree(nvbo);
|
|
|
|
}
|
|
|
|
|
2009-12-11 23:51:09 +08:00
|
|
|
static void
|
|
|
|
nouveau_bo_fixup_align(struct drm_device *dev,
|
|
|
|
uint32_t tile_mode, uint32_t tile_flags,
|
|
|
|
int *align, int *size)
|
|
|
|
{
|
|
|
|
struct drm_nouveau_private *dev_priv = dev->dev_private;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Some of the tile_flags have a periodic structure of N*4096 bytes,
|
2009-12-27 19:22:07 +08:00
|
|
|
* align to to that as well as the page size. Align the size to the
|
|
|
|
* appropriate boundaries. This does imply that sizes are rounded up
|
|
|
|
* 3-7 pages, so be aware of this and do not waste memory by allocating
|
|
|
|
* many small buffers.
|
2009-12-11 23:51:09 +08:00
|
|
|
*/
|
|
|
|
if (dev_priv->card_type == NV_50) {
|
2010-03-18 07:45:20 +08:00
|
|
|
uint32_t block_size = dev_priv->vram_size >> 15;
|
2009-12-27 04:46:36 +08:00
|
|
|
int i;
|
|
|
|
|
2009-12-11 23:51:09 +08:00
|
|
|
switch (tile_flags) {
|
|
|
|
case 0x1800:
|
|
|
|
case 0x2800:
|
|
|
|
case 0x4800:
|
|
|
|
case 0x7a00:
|
2009-12-27 04:46:36 +08:00
|
|
|
if (is_power_of_2(block_size)) {
|
|
|
|
for (i = 1; i < 10; i++) {
|
|
|
|
*align = 12 * i * block_size;
|
|
|
|
if (!(*align % 65536))
|
|
|
|
break;
|
|
|
|
}
|
2009-12-11 23:51:09 +08:00
|
|
|
} else {
|
2009-12-27 04:46:36 +08:00
|
|
|
for (i = 1; i < 10; i++) {
|
|
|
|
*align = 8 * i * block_size;
|
|
|
|
if (!(*align % 65536))
|
|
|
|
break;
|
|
|
|
}
|
2009-12-11 23:51:09 +08:00
|
|
|
}
|
2009-12-27 19:22:07 +08:00
|
|
|
*size = roundup(*size, *align);
|
2009-12-11 23:51:09 +08:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
} else {
|
|
|
|
if (tile_mode) {
|
|
|
|
if (dev_priv->chipset >= 0x40) {
|
|
|
|
*align = 65536;
|
|
|
|
*size = roundup(*size, 64 * tile_mode);
|
|
|
|
|
|
|
|
} else if (dev_priv->chipset >= 0x30) {
|
|
|
|
*align = 32768;
|
|
|
|
*size = roundup(*size, 64 * tile_mode);
|
|
|
|
|
|
|
|
} else if (dev_priv->chipset >= 0x20) {
|
|
|
|
*align = 16384;
|
|
|
|
*size = roundup(*size, 64 * tile_mode);
|
|
|
|
|
|
|
|
} else if (dev_priv->chipset >= 0x10) {
|
|
|
|
*align = 16384;
|
|
|
|
*size = roundup(*size, 32 * tile_mode);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-12-26 01:51:17 +08:00
|
|
|
/* ALIGN works only on powers of two. */
|
|
|
|
*size = roundup(*size, PAGE_SIZE);
|
2009-12-11 23:51:09 +08:00
|
|
|
|
|
|
|
if (dev_priv->card_type == NV_50) {
|
2009-12-26 01:51:17 +08:00
|
|
|
*size = roundup(*size, 65536);
|
2009-12-11 23:51:09 +08:00
|
|
|
*align = max(65536, *align);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-12-11 17:24:15 +08:00
|
|
|
int
|
|
|
|
nouveau_bo_new(struct drm_device *dev, struct nouveau_channel *chan,
|
|
|
|
int size, int align, uint32_t flags, uint32_t tile_mode,
|
|
|
|
uint32_t tile_flags, bool no_vm, bool mappable,
|
|
|
|
struct nouveau_bo **pnvbo)
|
|
|
|
{
|
|
|
|
struct drm_nouveau_private *dev_priv = dev->dev_private;
|
|
|
|
struct nouveau_bo *nvbo;
|
2009-12-17 02:03:28 +08:00
|
|
|
int ret = 0;
|
2009-12-11 17:24:15 +08:00
|
|
|
|
|
|
|
nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
|
|
|
|
if (!nvbo)
|
|
|
|
return -ENOMEM;
|
|
|
|
INIT_LIST_HEAD(&nvbo->head);
|
|
|
|
INIT_LIST_HEAD(&nvbo->entry);
|
|
|
|
nvbo->mappable = mappable;
|
|
|
|
nvbo->no_vm = no_vm;
|
|
|
|
nvbo->tile_mode = tile_mode;
|
|
|
|
nvbo->tile_flags = tile_flags;
|
2010-10-10 12:07:32 +08:00
|
|
|
nvbo->bo.bdev = &dev_priv->ttm.bdev;
|
2009-12-11 17:24:15 +08:00
|
|
|
|
2010-10-10 12:01:08 +08:00
|
|
|
nouveau_bo_fixup_align(dev, tile_mode, nouveau_bo_tile_layout(nvbo),
|
|
|
|
&align, &size);
|
2009-12-11 17:24:15 +08:00
|
|
|
align >>= PAGE_SHIFT;
|
|
|
|
|
2010-03-18 20:07:47 +08:00
|
|
|
nouveau_bo_placement_set(nvbo, flags, 0);
|
2009-12-11 17:24:15 +08:00
|
|
|
|
|
|
|
nvbo->channel = chan;
|
|
|
|
ret = ttm_bo_init(&dev_priv->ttm.bdev, &nvbo->bo, size,
|
|
|
|
ttm_bo_type_device, &nvbo->placement, align, 0,
|
|
|
|
false, NULL, size, nouveau_bo_del_ttm);
|
|
|
|
if (ret) {
|
|
|
|
/* ttm will call nouveau_bo_del_ttm if it fails.. */
|
|
|
|
return ret;
|
|
|
|
}
|
2010-04-15 12:42:34 +08:00
|
|
|
nvbo->channel = NULL;
|
2009-12-11 17:24:15 +08:00
|
|
|
|
|
|
|
*pnvbo = nvbo;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-03-18 20:07:47 +08:00
|
|
|
static void
|
|
|
|
set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
|
|
|
|
{
|
|
|
|
*n = 0;
|
|
|
|
|
|
|
|
if (type & TTM_PL_FLAG_VRAM)
|
|
|
|
pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
|
|
|
|
if (type & TTM_PL_FLAG_TT)
|
|
|
|
pl[(*n)++] = TTM_PL_FLAG_TT | flags;
|
|
|
|
if (type & TTM_PL_FLAG_SYSTEM)
|
|
|
|
pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
|
|
|
|
}
|
|
|
|
|
2010-10-10 12:07:32 +08:00
|
|
|
static void
|
|
|
|
set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
|
|
|
|
{
|
|
|
|
struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
|
|
|
|
|
|
|
|
if (dev_priv->card_type == NV_10 &&
|
|
|
|
nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM)) {
|
|
|
|
/*
|
|
|
|
* Make sure that the color and depth buffers are handled
|
|
|
|
* by independent memory controller units. Up to a 9x
|
|
|
|
* speed up when alpha-blending and depth-test are enabled
|
|
|
|
* at the same time.
|
|
|
|
*/
|
|
|
|
int vram_pages = dev_priv->vram_size >> PAGE_SHIFT;
|
|
|
|
|
|
|
|
if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
|
|
|
|
nvbo->placement.fpfn = vram_pages / 2;
|
|
|
|
nvbo->placement.lpfn = ~0;
|
|
|
|
} else {
|
|
|
|
nvbo->placement.fpfn = 0;
|
|
|
|
nvbo->placement.lpfn = vram_pages / 2;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-12-11 17:24:15 +08:00
|
|
|
void
|
2010-03-18 20:07:47 +08:00
|
|
|
nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
|
2009-12-11 17:24:15 +08:00
|
|
|
{
|
2010-03-18 20:07:47 +08:00
|
|
|
struct ttm_placement *pl = &nvbo->placement;
|
|
|
|
uint32_t flags = TTM_PL_MASK_CACHING |
|
|
|
|
(nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
|
|
|
|
|
|
|
|
pl->placement = nvbo->placements;
|
|
|
|
set_placement_list(nvbo->placements, &pl->num_placement,
|
|
|
|
type, flags);
|
|
|
|
|
|
|
|
pl->busy_placement = nvbo->busy_placements;
|
|
|
|
set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
|
|
|
|
type | busy, flags);
|
2010-10-10 12:07:32 +08:00
|
|
|
|
|
|
|
set_placement_range(nvbo, type);
|
2009-12-11 17:24:15 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
|
|
|
|
{
|
|
|
|
struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
|
|
|
|
struct ttm_buffer_object *bo = &nvbo->bo;
|
2010-03-18 20:07:47 +08:00
|
|
|
int ret;
|
2009-12-11 17:24:15 +08:00
|
|
|
|
|
|
|
if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
|
|
|
|
NV_ERROR(nouveau_bdev(bo->bdev)->dev,
|
|
|
|
"bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
|
|
|
|
1 << bo->mem.mem_type, memtype);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (nvbo->pin_refcnt++)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
ret = ttm_bo_reserve(bo, false, false, false, 0);
|
|
|
|
if (ret)
|
|
|
|
goto out;
|
|
|
|
|
2010-03-18 20:07:47 +08:00
|
|
|
nouveau_bo_placement_set(nvbo, memtype, 0);
|
2009-12-11 17:24:15 +08:00
|
|
|
|
2010-04-07 18:21:19 +08:00
|
|
|
ret = ttm_bo_validate(bo, &nvbo->placement, false, false, false);
|
2009-12-11 17:24:15 +08:00
|
|
|
if (ret == 0) {
|
|
|
|
switch (bo->mem.mem_type) {
|
|
|
|
case TTM_PL_VRAM:
|
|
|
|
dev_priv->fb_aper_free -= bo->mem.size;
|
|
|
|
break;
|
|
|
|
case TTM_PL_TT:
|
|
|
|
dev_priv->gart_info.aper_free -= bo->mem.size;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
ttm_bo_unreserve(bo);
|
|
|
|
out:
|
|
|
|
if (unlikely(ret))
|
|
|
|
nvbo->pin_refcnt--;
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
nouveau_bo_unpin(struct nouveau_bo *nvbo)
|
|
|
|
{
|
|
|
|
struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
|
|
|
|
struct ttm_buffer_object *bo = &nvbo->bo;
|
2010-03-18 20:07:47 +08:00
|
|
|
int ret;
|
2009-12-11 17:24:15 +08:00
|
|
|
|
|
|
|
if (--nvbo->pin_refcnt)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
ret = ttm_bo_reserve(bo, false, false, false, 0);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2010-03-18 20:07:47 +08:00
|
|
|
nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
|
2009-12-11 17:24:15 +08:00
|
|
|
|
2010-04-07 18:21:19 +08:00
|
|
|
ret = ttm_bo_validate(bo, &nvbo->placement, false, false, false);
|
2009-12-11 17:24:15 +08:00
|
|
|
if (ret == 0) {
|
|
|
|
switch (bo->mem.mem_type) {
|
|
|
|
case TTM_PL_VRAM:
|
|
|
|
dev_priv->fb_aper_free += bo->mem.size;
|
|
|
|
break;
|
|
|
|
case TTM_PL_TT:
|
|
|
|
dev_priv->gart_info.aper_free += bo->mem.size;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
ttm_bo_unreserve(bo);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
nouveau_bo_map(struct nouveau_bo *nvbo)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = ttm_bo_reserve(&nvbo->bo, false, false, false, 0);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
|
|
|
|
ttm_bo_unreserve(&nvbo->bo);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
nouveau_bo_unmap(struct nouveau_bo *nvbo)
|
|
|
|
{
|
2010-08-27 11:04:41 +08:00
|
|
|
if (nvbo)
|
|
|
|
ttm_bo_kunmap(&nvbo->kmap);
|
2009-12-11 17:24:15 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
u16
|
|
|
|
nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
|
|
|
|
{
|
|
|
|
bool is_iomem;
|
|
|
|
u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
|
|
|
|
mem = &mem[index];
|
|
|
|
if (is_iomem)
|
|
|
|
return ioread16_native((void __force __iomem *)mem);
|
|
|
|
else
|
|
|
|
return *mem;
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
|
|
|
|
{
|
|
|
|
bool is_iomem;
|
|
|
|
u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
|
|
|
|
mem = &mem[index];
|
|
|
|
if (is_iomem)
|
|
|
|
iowrite16_native(val, (void __force __iomem *)mem);
|
|
|
|
else
|
|
|
|
*mem = val;
|
|
|
|
}
|
|
|
|
|
|
|
|
u32
|
|
|
|
nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
|
|
|
|
{
|
|
|
|
bool is_iomem;
|
|
|
|
u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
|
|
|
|
mem = &mem[index];
|
|
|
|
if (is_iomem)
|
|
|
|
return ioread32_native((void __force __iomem *)mem);
|
|
|
|
else
|
|
|
|
return *mem;
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
|
|
|
|
{
|
|
|
|
bool is_iomem;
|
|
|
|
u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
|
|
|
|
mem = &mem[index];
|
|
|
|
if (is_iomem)
|
|
|
|
iowrite32_native(val, (void __force __iomem *)mem);
|
|
|
|
else
|
|
|
|
*mem = val;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct ttm_backend *
|
|
|
|
nouveau_bo_create_ttm_backend_entry(struct ttm_bo_device *bdev)
|
|
|
|
{
|
|
|
|
struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
|
|
|
|
struct drm_device *dev = dev_priv->dev;
|
|
|
|
|
|
|
|
switch (dev_priv->gart_info.type) {
|
2009-12-15 08:38:32 +08:00
|
|
|
#if __OS_HAS_AGP
|
2009-12-11 17:24:15 +08:00
|
|
|
case NOUVEAU_GART_AGP:
|
|
|
|
return ttm_agp_backend_init(bdev, dev->agp->bridge);
|
2009-12-15 08:38:32 +08:00
|
|
|
#endif
|
2009-12-11 17:24:15 +08:00
|
|
|
case NOUVEAU_GART_SGDMA:
|
|
|
|
return nouveau_sgdma_init_ttm(dev);
|
|
|
|
default:
|
|
|
|
NV_ERROR(dev, "Unknown GART type %d\n",
|
|
|
|
dev_priv->gart_info.type);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
|
|
|
|
{
|
|
|
|
/* We'll do this from user space. */
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
|
|
|
|
struct ttm_mem_type_manager *man)
|
|
|
|
{
|
|
|
|
struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
|
|
|
|
struct drm_device *dev = dev_priv->dev;
|
|
|
|
|
|
|
|
switch (type) {
|
|
|
|
case TTM_PL_SYSTEM:
|
|
|
|
man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
|
|
|
|
man->available_caching = TTM_PL_MASK_CACHING;
|
|
|
|
man->default_caching = TTM_PL_FLAG_CACHED;
|
|
|
|
break;
|
|
|
|
case TTM_PL_VRAM:
|
2010-08-05 08:48:18 +08:00
|
|
|
man->func = &ttm_bo_manager_func;
|
2009-12-11 17:24:15 +08:00
|
|
|
man->flags = TTM_MEMTYPE_FLAG_FIXED |
|
2010-04-09 20:39:25 +08:00
|
|
|
TTM_MEMTYPE_FLAG_MAPPABLE;
|
2009-12-11 17:24:15 +08:00
|
|
|
man->available_caching = TTM_PL_FLAG_UNCACHED |
|
|
|
|
TTM_PL_FLAG_WC;
|
|
|
|
man->default_caching = TTM_PL_FLAG_WC;
|
2010-09-01 13:24:34 +08:00
|
|
|
if (dev_priv->card_type == NV_50)
|
|
|
|
man->gpu_offset = 0x40000000;
|
|
|
|
else
|
|
|
|
man->gpu_offset = 0;
|
2009-12-11 17:24:15 +08:00
|
|
|
break;
|
|
|
|
case TTM_PL_TT:
|
2010-08-05 08:48:18 +08:00
|
|
|
man->func = &ttm_bo_manager_func;
|
2009-12-11 17:24:15 +08:00
|
|
|
switch (dev_priv->gart_info.type) {
|
|
|
|
case NOUVEAU_GART_AGP:
|
2010-04-09 20:39:25 +08:00
|
|
|
man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
|
2009-12-11 17:24:15 +08:00
|
|
|
man->available_caching = TTM_PL_FLAG_UNCACHED;
|
|
|
|
man->default_caching = TTM_PL_FLAG_UNCACHED;
|
|
|
|
break;
|
|
|
|
case NOUVEAU_GART_SGDMA:
|
|
|
|
man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
|
|
|
|
TTM_MEMTYPE_FLAG_CMA;
|
|
|
|
man->available_caching = TTM_PL_MASK_CACHING;
|
|
|
|
man->default_caching = TTM_PL_FLAG_CACHED;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
NV_ERROR(dev, "Unknown GART type: %d\n",
|
|
|
|
dev_priv->gart_info.type);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
man->gpu_offset = dev_priv->vm_gart_base;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
NV_ERROR(dev, "Unsupported memory type %u\n", (unsigned)type);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
|
|
|
|
{
|
|
|
|
struct nouveau_bo *nvbo = nouveau_bo(bo);
|
|
|
|
|
|
|
|
switch (bo->mem.mem_type) {
|
2009-12-12 01:40:17 +08:00
|
|
|
case TTM_PL_VRAM:
|
2010-03-18 20:07:47 +08:00
|
|
|
nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
|
|
|
|
TTM_PL_FLAG_SYSTEM);
|
2009-12-12 01:40:17 +08:00
|
|
|
break;
|
2009-12-11 17:24:15 +08:00
|
|
|
default:
|
2010-03-18 20:07:47 +08:00
|
|
|
nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
|
2009-12-11 17:24:15 +08:00
|
|
|
break;
|
|
|
|
}
|
2009-12-12 01:40:17 +08:00
|
|
|
|
|
|
|
*pl = nvbo->placement;
|
2009-12-11 17:24:15 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/* GPU-assisted copy using NV_MEMORY_TO_MEMORY_FORMAT, can access
|
|
|
|
* TTM_PL_{VRAM,TT} directly.
|
|
|
|
*/
|
2009-12-11 23:51:09 +08:00
|
|
|
|
2009-12-11 17:24:15 +08:00
|
|
|
static int
|
|
|
|
nouveau_bo_move_accel_cleanup(struct nouveau_channel *chan,
|
2010-04-07 18:21:19 +08:00
|
|
|
struct nouveau_bo *nvbo, bool evict,
|
|
|
|
bool no_wait_reserve, bool no_wait_gpu,
|
2009-12-11 17:24:15 +08:00
|
|
|
struct ttm_mem_reg *new_mem)
|
|
|
|
{
|
|
|
|
struct nouveau_fence *fence = NULL;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = nouveau_fence_new(chan, &fence, true);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2010-09-22 01:02:01 +08:00
|
|
|
ret = ttm_bo_move_accel_cleanup(&nvbo->bo, fence, NULL, evict,
|
2010-07-04 18:54:23 +08:00
|
|
|
no_wait_reserve, no_wait_gpu, new_mem);
|
2010-10-21 03:50:24 +08:00
|
|
|
nouveau_fence_unref(&fence);
|
2009-12-11 17:24:15 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint32_t
|
2010-08-26 09:32:01 +08:00
|
|
|
nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
|
|
|
|
struct nouveau_channel *chan, struct ttm_mem_reg *mem)
|
2009-12-11 17:24:15 +08:00
|
|
|
{
|
2010-08-26 09:32:01 +08:00
|
|
|
struct nouveau_bo *nvbo = nouveau_bo(bo);
|
|
|
|
|
|
|
|
if (nvbo->no_vm) {
|
2009-12-11 17:24:15 +08:00
|
|
|
if (mem->mem_type == TTM_PL_TT)
|
|
|
|
return NvDmaGART;
|
|
|
|
return NvDmaVRAM;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (mem->mem_type == TTM_PL_TT)
|
|
|
|
return chan->gart_handle;
|
|
|
|
return chan->vram_handle;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2010-08-26 09:32:01 +08:00
|
|
|
nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
|
|
|
|
struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
|
2009-12-11 17:24:15 +08:00
|
|
|
{
|
|
|
|
struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
|
2010-08-26 09:32:01 +08:00
|
|
|
struct nouveau_bo *nvbo = nouveau_bo(bo);
|
|
|
|
u64 length = (new_mem->num_pages << PAGE_SHIFT);
|
|
|
|
u64 src_offset, dst_offset;
|
2009-12-11 17:24:15 +08:00
|
|
|
int ret;
|
|
|
|
|
2010-08-05 08:48:18 +08:00
|
|
|
src_offset = old_mem->start << PAGE_SHIFT;
|
|
|
|
dst_offset = new_mem->start << PAGE_SHIFT;
|
2010-08-26 09:32:01 +08:00
|
|
|
if (!nvbo->no_vm) {
|
|
|
|
if (old_mem->mem_type == TTM_PL_VRAM)
|
2009-12-11 17:24:15 +08:00
|
|
|
src_offset += dev_priv->vm_vram_base;
|
|
|
|
else
|
2010-08-26 09:32:01 +08:00
|
|
|
src_offset += dev_priv->vm_gart_base;
|
|
|
|
|
|
|
|
if (new_mem->mem_type == TTM_PL_VRAM)
|
2009-12-11 17:24:15 +08:00
|
|
|
dst_offset += dev_priv->vm_vram_base;
|
2010-08-26 09:32:01 +08:00
|
|
|
else
|
|
|
|
dst_offset += dev_priv->vm_gart_base;
|
2009-12-11 17:24:15 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
ret = RING_SPACE(chan, 3);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2010-08-26 09:32:01 +08:00
|
|
|
BEGIN_RING(chan, NvSubM2MF, 0x0184, 2);
|
|
|
|
OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
|
|
|
|
OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
|
|
|
|
|
|
|
|
while (length) {
|
|
|
|
u32 amount, stride, height;
|
|
|
|
|
2010-09-23 13:21:17 +08:00
|
|
|
amount = min(length, (u64)(4 * 1024 * 1024));
|
|
|
|
stride = 16 * 4;
|
2010-08-26 09:32:01 +08:00
|
|
|
height = amount / stride;
|
|
|
|
|
2010-10-10 12:01:08 +08:00
|
|
|
if (new_mem->mem_type == TTM_PL_VRAM &&
|
|
|
|
nouveau_bo_tile_layout(nvbo)) {
|
2010-08-26 09:32:01 +08:00
|
|
|
ret = RING_SPACE(chan, 8);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
BEGIN_RING(chan, NvSubM2MF, 0x0200, 7);
|
|
|
|
OUT_RING (chan, 0);
|
2010-09-23 13:21:17 +08:00
|
|
|
OUT_RING (chan, 0);
|
2010-08-26 09:32:01 +08:00
|
|
|
OUT_RING (chan, stride);
|
|
|
|
OUT_RING (chan, height);
|
|
|
|
OUT_RING (chan, 1);
|
|
|
|
OUT_RING (chan, 0);
|
|
|
|
OUT_RING (chan, 0);
|
|
|
|
} else {
|
|
|
|
ret = RING_SPACE(chan, 2);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
BEGIN_RING(chan, NvSubM2MF, 0x0200, 1);
|
|
|
|
OUT_RING (chan, 1);
|
|
|
|
}
|
2010-10-10 12:01:08 +08:00
|
|
|
if (old_mem->mem_type == TTM_PL_VRAM &&
|
|
|
|
nouveau_bo_tile_layout(nvbo)) {
|
2010-08-26 09:32:01 +08:00
|
|
|
ret = RING_SPACE(chan, 8);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
BEGIN_RING(chan, NvSubM2MF, 0x021c, 7);
|
|
|
|
OUT_RING (chan, 0);
|
2010-09-23 13:21:17 +08:00
|
|
|
OUT_RING (chan, 0);
|
2010-08-26 09:32:01 +08:00
|
|
|
OUT_RING (chan, stride);
|
|
|
|
OUT_RING (chan, height);
|
|
|
|
OUT_RING (chan, 1);
|
|
|
|
OUT_RING (chan, 0);
|
|
|
|
OUT_RING (chan, 0);
|
|
|
|
} else {
|
|
|
|
ret = RING_SPACE(chan, 2);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
BEGIN_RING(chan, NvSubM2MF, 0x021c, 1);
|
|
|
|
OUT_RING (chan, 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = RING_SPACE(chan, 14);
|
2009-12-11 17:24:15 +08:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
2010-08-26 09:32:01 +08:00
|
|
|
|
|
|
|
BEGIN_RING(chan, NvSubM2MF, 0x0238, 2);
|
|
|
|
OUT_RING (chan, upper_32_bits(src_offset));
|
|
|
|
OUT_RING (chan, upper_32_bits(dst_offset));
|
|
|
|
BEGIN_RING(chan, NvSubM2MF, 0x030c, 8);
|
|
|
|
OUT_RING (chan, lower_32_bits(src_offset));
|
|
|
|
OUT_RING (chan, lower_32_bits(dst_offset));
|
|
|
|
OUT_RING (chan, stride);
|
|
|
|
OUT_RING (chan, stride);
|
|
|
|
OUT_RING (chan, stride);
|
|
|
|
OUT_RING (chan, height);
|
|
|
|
OUT_RING (chan, 0x00000101);
|
|
|
|
OUT_RING (chan, 0x00000000);
|
|
|
|
BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
|
|
|
|
OUT_RING (chan, 0);
|
|
|
|
|
|
|
|
length -= amount;
|
|
|
|
src_offset += amount;
|
|
|
|
dst_offset += amount;
|
2009-12-11 17:24:15 +08:00
|
|
|
}
|
|
|
|
|
2010-08-26 09:32:01 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
|
|
|
|
struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
|
|
|
|
{
|
2010-08-05 08:48:18 +08:00
|
|
|
u32 src_offset = old_mem->start << PAGE_SHIFT;
|
|
|
|
u32 dst_offset = new_mem->start << PAGE_SHIFT;
|
2010-08-26 09:32:01 +08:00
|
|
|
u32 page_count = new_mem->num_pages;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = RING_SPACE(chan, 3);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
|
|
|
|
OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
|
|
|
|
OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
|
|
|
|
|
2009-12-11 17:24:15 +08:00
|
|
|
page_count = new_mem->num_pages;
|
|
|
|
while (page_count) {
|
|
|
|
int line_count = (page_count > 2047) ? 2047 : page_count;
|
|
|
|
|
|
|
|
ret = RING_SPACE(chan, 11);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2010-08-26 09:32:01 +08:00
|
|
|
|
2009-12-11 17:24:15 +08:00
|
|
|
BEGIN_RING(chan, NvSubM2MF,
|
|
|
|
NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
|
2010-08-26 09:32:01 +08:00
|
|
|
OUT_RING (chan, src_offset);
|
|
|
|
OUT_RING (chan, dst_offset);
|
|
|
|
OUT_RING (chan, PAGE_SIZE); /* src_pitch */
|
|
|
|
OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
|
|
|
|
OUT_RING (chan, PAGE_SIZE); /* line_length */
|
|
|
|
OUT_RING (chan, line_count);
|
|
|
|
OUT_RING (chan, 0x00000101);
|
|
|
|
OUT_RING (chan, 0x00000000);
|
2009-12-11 17:24:15 +08:00
|
|
|
BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
|
2010-08-26 09:32:01 +08:00
|
|
|
OUT_RING (chan, 0);
|
2009-12-11 17:24:15 +08:00
|
|
|
|
|
|
|
page_count -= line_count;
|
|
|
|
src_offset += (PAGE_SIZE * line_count);
|
|
|
|
dst_offset += (PAGE_SIZE * line_count);
|
|
|
|
}
|
|
|
|
|
2010-08-26 09:32:01 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
|
|
|
|
bool no_wait_reserve, bool no_wait_gpu,
|
|
|
|
struct ttm_mem_reg *new_mem)
|
|
|
|
{
|
|
|
|
struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
|
|
|
|
struct nouveau_bo *nvbo = nouveau_bo(bo);
|
|
|
|
struct nouveau_channel *chan;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
chan = nvbo->channel;
|
2010-10-05 14:53:48 +08:00
|
|
|
if (!chan || nvbo->no_vm) {
|
2010-08-26 09:32:01 +08:00
|
|
|
chan = dev_priv->channel;
|
2010-10-05 14:53:48 +08:00
|
|
|
mutex_lock(&chan->mutex);
|
|
|
|
}
|
2010-08-26 09:32:01 +08:00
|
|
|
|
|
|
|
if (dev_priv->card_type < NV_50)
|
|
|
|
ret = nv04_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
|
|
|
|
else
|
|
|
|
ret = nv50_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
|
2010-10-05 14:53:48 +08:00
|
|
|
if (ret == 0) {
|
|
|
|
ret = nouveau_bo_move_accel_cleanup(chan, nvbo, evict,
|
|
|
|
no_wait_reserve,
|
|
|
|
no_wait_gpu, new_mem);
|
|
|
|
}
|
2010-08-26 09:32:01 +08:00
|
|
|
|
2010-10-05 14:53:48 +08:00
|
|
|
if (chan == dev_priv->channel)
|
|
|
|
mutex_unlock(&chan->mutex);
|
|
|
|
return ret;
|
2009-12-11 17:24:15 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
|
2010-04-07 18:21:19 +08:00
|
|
|
bool no_wait_reserve, bool no_wait_gpu,
|
|
|
|
struct ttm_mem_reg *new_mem)
|
2009-12-11 17:24:15 +08:00
|
|
|
{
|
|
|
|
u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
|
|
|
|
struct ttm_placement placement;
|
|
|
|
struct ttm_mem_reg tmp_mem;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
placement.fpfn = placement.lpfn = 0;
|
|
|
|
placement.num_placement = placement.num_busy_placement = 1;
|
2009-12-17 02:05:00 +08:00
|
|
|
placement.placement = placement.busy_placement = &placement_memtype;
|
2009-12-11 17:24:15 +08:00
|
|
|
|
|
|
|
tmp_mem = *new_mem;
|
|
|
|
tmp_mem.mm_node = NULL;
|
2010-04-07 18:21:19 +08:00
|
|
|
ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
|
2009-12-11 17:24:15 +08:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
ret = ttm_tt_bind(bo->ttm, &tmp_mem);
|
|
|
|
if (ret)
|
|
|
|
goto out;
|
|
|
|
|
2010-04-07 18:21:19 +08:00
|
|
|
ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, &tmp_mem);
|
2009-12-11 17:24:15 +08:00
|
|
|
if (ret)
|
|
|
|
goto out;
|
|
|
|
|
2010-04-07 18:21:19 +08:00
|
|
|
ret = ttm_bo_move_ttm(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
|
2009-12-11 17:24:15 +08:00
|
|
|
out:
|
2010-08-04 10:07:08 +08:00
|
|
|
ttm_bo_mem_put(bo, &tmp_mem);
|
2009-12-11 17:24:15 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
|
2010-04-07 18:21:19 +08:00
|
|
|
bool no_wait_reserve, bool no_wait_gpu,
|
|
|
|
struct ttm_mem_reg *new_mem)
|
2009-12-11 17:24:15 +08:00
|
|
|
{
|
|
|
|
u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
|
|
|
|
struct ttm_placement placement;
|
|
|
|
struct ttm_mem_reg tmp_mem;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
placement.fpfn = placement.lpfn = 0;
|
|
|
|
placement.num_placement = placement.num_busy_placement = 1;
|
2009-12-17 02:05:00 +08:00
|
|
|
placement.placement = placement.busy_placement = &placement_memtype;
|
2009-12-11 17:24:15 +08:00
|
|
|
|
|
|
|
tmp_mem = *new_mem;
|
|
|
|
tmp_mem.mm_node = NULL;
|
2010-04-07 18:21:19 +08:00
|
|
|
ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
|
2009-12-11 17:24:15 +08:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2010-04-07 18:21:19 +08:00
|
|
|
ret = ttm_bo_move_ttm(bo, evict, no_wait_reserve, no_wait_gpu, &tmp_mem);
|
2009-12-11 17:24:15 +08:00
|
|
|
if (ret)
|
|
|
|
goto out;
|
|
|
|
|
2010-04-07 18:21:19 +08:00
|
|
|
ret = nouveau_bo_move_m2mf(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
|
2009-12-11 17:24:15 +08:00
|
|
|
if (ret)
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
out:
|
2010-08-04 10:07:08 +08:00
|
|
|
ttm_bo_mem_put(bo, &tmp_mem);
|
2009-12-11 17:24:15 +08:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
2009-12-11 23:51:09 +08:00
|
|
|
nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
|
|
|
|
struct nouveau_tile_reg **new_tile)
|
2009-12-11 17:24:15 +08:00
|
|
|
{
|
|
|
|
struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
|
|
|
|
struct drm_device *dev = dev_priv->dev;
|
2009-12-11 23:51:09 +08:00
|
|
|
struct nouveau_bo *nvbo = nouveau_bo(bo);
|
|
|
|
uint64_t offset;
|
2009-12-11 17:24:15 +08:00
|
|
|
int ret;
|
|
|
|
|
2009-12-11 23:51:09 +08:00
|
|
|
if (nvbo->no_vm || new_mem->mem_type != TTM_PL_VRAM) {
|
|
|
|
/* Nothing to do. */
|
|
|
|
*new_tile = NULL;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-08-05 08:48:18 +08:00
|
|
|
offset = new_mem->start << PAGE_SHIFT;
|
2009-12-11 17:24:15 +08:00
|
|
|
|
2009-12-11 23:51:09 +08:00
|
|
|
if (dev_priv->card_type == NV_50) {
|
2009-12-11 17:24:15 +08:00
|
|
|
ret = nv50_mem_vm_bind_linear(dev,
|
|
|
|
offset + dev_priv->vm_vram_base,
|
2010-10-10 12:01:08 +08:00
|
|
|
new_mem->size,
|
|
|
|
nouveau_bo_tile_layout(nvbo),
|
2009-12-11 17:24:15 +08:00
|
|
|
offset);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2009-12-11 23:51:09 +08:00
|
|
|
|
|
|
|
} else if (dev_priv->card_type >= NV_10) {
|
|
|
|
*new_tile = nv10_mem_set_tiling(dev, offset, new_mem->size,
|
|
|
|
nvbo->tile_mode);
|
2009-12-11 17:24:15 +08:00
|
|
|
}
|
|
|
|
|
2009-12-11 23:51:09 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
|
|
|
|
struct nouveau_tile_reg *new_tile,
|
|
|
|
struct nouveau_tile_reg **old_tile)
|
|
|
|
{
|
|
|
|
struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
|
|
|
|
struct drm_device *dev = dev_priv->dev;
|
|
|
|
|
|
|
|
if (dev_priv->card_type >= NV_10 &&
|
|
|
|
dev_priv->card_type < NV_50) {
|
|
|
|
if (*old_tile)
|
|
|
|
nv10_mem_expire_tiling(dev, *old_tile, bo->sync_obj);
|
|
|
|
|
|
|
|
*old_tile = new_tile;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
|
2010-04-07 18:21:19 +08:00
|
|
|
bool no_wait_reserve, bool no_wait_gpu,
|
|
|
|
struct ttm_mem_reg *new_mem)
|
2009-12-11 23:51:09 +08:00
|
|
|
{
|
|
|
|
struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
|
|
|
|
struct nouveau_bo *nvbo = nouveau_bo(bo);
|
|
|
|
struct ttm_mem_reg *old_mem = &bo->mem;
|
|
|
|
struct nouveau_tile_reg *new_tile = NULL;
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
/* Fake bo copy. */
|
2009-12-11 17:24:15 +08:00
|
|
|
if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
|
|
|
|
BUG_ON(bo->mem.mm_node != NULL);
|
|
|
|
bo->mem = *new_mem;
|
|
|
|
new_mem->mm_node = NULL;
|
2009-12-11 23:51:09 +08:00
|
|
|
goto out;
|
2009-12-11 17:24:15 +08:00
|
|
|
}
|
|
|
|
|
2010-08-27 09:55:43 +08:00
|
|
|
/* Software copy if the card isn't up and running yet. */
|
|
|
|
if (!dev_priv->channel) {
|
|
|
|
ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
2009-12-11 23:51:09 +08:00
|
|
|
/* Hardware assisted copy. */
|
|
|
|
if (new_mem->mem_type == TTM_PL_SYSTEM)
|
2010-04-07 18:21:19 +08:00
|
|
|
ret = nouveau_bo_move_flipd(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
|
2009-12-11 23:51:09 +08:00
|
|
|
else if (old_mem->mem_type == TTM_PL_SYSTEM)
|
2010-04-07 18:21:19 +08:00
|
|
|
ret = nouveau_bo_move_flips(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
|
2009-12-11 23:51:09 +08:00
|
|
|
else
|
2010-04-07 18:21:19 +08:00
|
|
|
ret = nouveau_bo_move_m2mf(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
|
2009-12-11 17:24:15 +08:00
|
|
|
|
2009-12-11 23:51:09 +08:00
|
|
|
if (!ret)
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
/* Fallback to software copy. */
|
2010-04-07 18:21:19 +08:00
|
|
|
ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
|
2009-12-11 23:51:09 +08:00
|
|
|
|
|
|
|
out:
|
|
|
|
if (ret)
|
|
|
|
nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
|
|
|
|
else
|
|
|
|
nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
|
|
|
|
|
|
|
|
return ret;
|
2009-12-11 17:24:15 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-04-09 20:39:25 +08:00
|
|
|
static int
|
|
|
|
nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
|
|
|
|
{
|
|
|
|
struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
|
|
|
|
struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
|
|
|
|
struct drm_device *dev = dev_priv->dev;
|
|
|
|
|
|
|
|
mem->bus.addr = NULL;
|
|
|
|
mem->bus.offset = 0;
|
|
|
|
mem->bus.size = mem->num_pages << PAGE_SHIFT;
|
|
|
|
mem->bus.base = 0;
|
|
|
|
mem->bus.is_iomem = false;
|
|
|
|
if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
|
|
|
|
return -EINVAL;
|
|
|
|
switch (mem->mem_type) {
|
|
|
|
case TTM_PL_SYSTEM:
|
|
|
|
/* System memory */
|
|
|
|
return 0;
|
|
|
|
case TTM_PL_TT:
|
|
|
|
#if __OS_HAS_AGP
|
|
|
|
if (dev_priv->gart_info.type == NOUVEAU_GART_AGP) {
|
2010-08-05 08:48:18 +08:00
|
|
|
mem->bus.offset = mem->start << PAGE_SHIFT;
|
2010-04-09 20:39:25 +08:00
|
|
|
mem->bus.base = dev_priv->gart_info.aper_base;
|
|
|
|
mem->bus.is_iomem = true;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
break;
|
|
|
|
case TTM_PL_VRAM:
|
2010-08-05 08:48:18 +08:00
|
|
|
mem->bus.offset = mem->start << PAGE_SHIFT;
|
2010-05-28 03:40:24 +08:00
|
|
|
mem->bus.base = pci_resource_start(dev->pdev, 1);
|
2010-04-09 20:39:25 +08:00
|
|
|
mem->bus.is_iomem = true;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
|
|
|
|
{
|
2010-09-10 09:12:25 +08:00
|
|
|
struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
|
|
|
|
struct nouveau_bo *nvbo = nouveau_bo(bo);
|
|
|
|
|
|
|
|
/* as long as the bo isn't in vram, and isn't tiled, we've got
|
|
|
|
* nothing to do here.
|
|
|
|
*/
|
|
|
|
if (bo->mem.mem_type != TTM_PL_VRAM) {
|
2010-10-10 12:01:08 +08:00
|
|
|
if (dev_priv->card_type < NV_50 ||
|
|
|
|
!nouveau_bo_tile_layout(nvbo))
|
2010-09-10 09:12:25 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* make sure bo is in mappable vram */
|
2010-08-05 08:48:18 +08:00
|
|
|
if (bo->mem.start + bo->mem.num_pages < dev_priv->fb_mappable_pages)
|
2010-09-10 09:12:25 +08:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
|
|
|
|
nvbo->placement.fpfn = 0;
|
|
|
|
nvbo->placement.lpfn = dev_priv->fb_mappable_pages;
|
|
|
|
nouveau_bo_placement_set(nvbo, TTM_PL_VRAM, 0);
|
|
|
|
return ttm_bo_validate(bo, &nvbo->placement, false, true, false);
|
2010-04-09 20:39:25 +08:00
|
|
|
}
|
|
|
|
|
2009-12-11 17:24:15 +08:00
|
|
|
struct ttm_bo_driver nouveau_bo_driver = {
|
|
|
|
.create_ttm_backend_entry = nouveau_bo_create_ttm_backend_entry,
|
|
|
|
.invalidate_caches = nouveau_bo_invalidate_caches,
|
|
|
|
.init_mem_type = nouveau_bo_init_mem_type,
|
|
|
|
.evict_flags = nouveau_bo_evict_flags,
|
|
|
|
.move = nouveau_bo_move,
|
|
|
|
.verify_access = nouveau_bo_verify_access,
|
2010-10-21 03:50:24 +08:00
|
|
|
.sync_obj_signaled = __nouveau_fence_signalled,
|
|
|
|
.sync_obj_wait = __nouveau_fence_wait,
|
|
|
|
.sync_obj_flush = __nouveau_fence_flush,
|
|
|
|
.sync_obj_unref = __nouveau_fence_unref,
|
|
|
|
.sync_obj_ref = __nouveau_fence_ref,
|
2010-04-09 20:39:25 +08:00
|
|
|
.fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
|
|
|
|
.io_mem_reserve = &nouveau_ttm_io_mem_reserve,
|
|
|
|
.io_mem_free = &nouveau_ttm_io_mem_free,
|
2009-12-11 17:24:15 +08:00
|
|
|
};
|
|
|
|
|