2011-10-17 08:42:16 +08:00
|
|
|
/*
|
|
|
|
* Copyright 2011 Freescale Semiconductor, Inc.
|
|
|
|
* Copyright 2011 Linaro Ltd.
|
|
|
|
*
|
|
|
|
* The code contained herein is licensed under the GNU General Public
|
|
|
|
* License. You may obtain a copy of the GNU General Public License
|
|
|
|
* Version 2 or later at the following locations:
|
|
|
|
*
|
|
|
|
* http://www.opensource.org/licenses/gpl-license.html
|
|
|
|
* http://www.gnu.org/copyleft/gpl.html
|
|
|
|
*/
|
|
|
|
|
2013-04-07 10:49:34 +08:00
|
|
|
#include "skeleton.dtsi"
|
2013-02-20 10:32:52 +08:00
|
|
|
#include "imx53-pinfunc.h"
|
2011-10-17 08:42:16 +08:00
|
|
|
|
|
|
|
/ {
|
|
|
|
aliases {
|
2012-08-05 14:01:28 +08:00
|
|
|
gpio0 = &gpio1;
|
|
|
|
gpio1 = &gpio2;
|
|
|
|
gpio2 = &gpio3;
|
|
|
|
gpio3 = &gpio4;
|
|
|
|
gpio4 = &gpio5;
|
|
|
|
gpio5 = &gpio6;
|
|
|
|
gpio6 = &gpio7;
|
2013-04-10 01:18:47 +08:00
|
|
|
i2c0 = &i2c1;
|
|
|
|
i2c1 = &i2c2;
|
|
|
|
i2c2 = &i2c3;
|
2013-06-25 21:51:56 +08:00
|
|
|
serial0 = &uart1;
|
|
|
|
serial1 = &uart2;
|
|
|
|
serial2 = &uart3;
|
|
|
|
serial3 = &uart4;
|
|
|
|
serial4 = &uart5;
|
|
|
|
spi0 = &ecspi1;
|
|
|
|
spi1 = &ecspi2;
|
|
|
|
spi2 = &cspi;
|
2011-10-17 08:42:16 +08:00
|
|
|
};
|
|
|
|
|
2013-07-07 21:12:30 +08:00
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
cpu@0 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a8";
|
|
|
|
reg = <0x0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2011-10-17 08:42:16 +08:00
|
|
|
tzic: tz-interrupt-controller@0fffc000 {
|
|
|
|
compatible = "fsl,imx53-tzic", "fsl,tzic";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
reg = <0x0fffc000 0x4000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
clocks {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
ckil {
|
|
|
|
compatible = "fsl,imx-ckil", "fixed-clock";
|
|
|
|
clock-frequency = <32768>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ckih1 {
|
|
|
|
compatible = "fsl,imx-ckih1", "fixed-clock";
|
|
|
|
clock-frequency = <22579200>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ckih2 {
|
|
|
|
compatible = "fsl,imx-ckih2", "fixed-clock";
|
|
|
|
clock-frequency = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
osc {
|
|
|
|
compatible = "fsl,imx-osc", "fixed-clock";
|
|
|
|
clock-frequency = <24000000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
soc {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "simple-bus";
|
|
|
|
interrupt-parent = <&tzic>;
|
|
|
|
ranges;
|
|
|
|
|
2012-06-05 19:52:10 +08:00
|
|
|
ipu: ipu@18000000 {
|
|
|
|
#crtc-cells = <1>;
|
|
|
|
compatible = "fsl,imx53-ipu";
|
|
|
|
reg = <0x18000000 0x080000000>;
|
|
|
|
interrupts = <11 10>;
|
2013-03-28 01:30:36 +08:00
|
|
|
clocks = <&clks 59>, <&clks 110>, <&clks 61>;
|
|
|
|
clock-names = "bus", "di0", "di1";
|
2013-03-29 00:35:23 +08:00
|
|
|
resets = <&src 2>;
|
2012-06-05 19:52:10 +08:00
|
|
|
};
|
|
|
|
|
2011-10-17 08:42:16 +08:00
|
|
|
aips@50000000 { /* AIPS1 */
|
|
|
|
compatible = "fsl,aips-bus", "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x50000000 0x10000000>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
spba@50000000 {
|
|
|
|
compatible = "fsl,spba-bus", "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x50000000 0x40000>;
|
|
|
|
ranges;
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
esdhc1: esdhc@50004000 {
|
2011-10-17 08:42:16 +08:00
|
|
|
compatible = "fsl,imx53-esdhc";
|
|
|
|
reg = <0x50004000 0x4000>;
|
|
|
|
interrupts = <1>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 44>, <&clks 0>, <&clks 71>;
|
|
|
|
clock-names = "ipg", "ahb", "per";
|
2012-09-25 17:49:33 +08:00
|
|
|
bus-width = <4>;
|
2011-10-17 08:42:16 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
esdhc2: esdhc@50008000 {
|
2011-10-17 08:42:16 +08:00
|
|
|
compatible = "fsl,imx53-esdhc";
|
|
|
|
reg = <0x50008000 0x4000>;
|
|
|
|
interrupts = <2>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 45>, <&clks 0>, <&clks 72>;
|
|
|
|
clock-names = "ipg", "ahb", "per";
|
2012-09-25 17:49:33 +08:00
|
|
|
bus-width = <4>;
|
2011-10-17 08:42:16 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-04-02 14:39:26 +08:00
|
|
|
uart3: serial@5000c000 {
|
2011-10-17 08:42:16 +08:00
|
|
|
compatible = "fsl,imx53-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x5000c000 0x4000>;
|
|
|
|
interrupts = <33>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 32>, <&clks 33>;
|
|
|
|
clock-names = "ipg", "per";
|
2011-10-17 08:42:16 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
ecspi1: ecspi@50010000 {
|
2011-10-17 08:42:16 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
|
|
|
|
reg = <0x50010000 0x4000>;
|
|
|
|
interrupts = <36>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 51>, <&clks 52>;
|
|
|
|
clock-names = "ipg", "per";
|
2011-10-17 08:42:16 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-05-11 13:12:01 +08:00
|
|
|
ssi2: ssi@50014000 {
|
|
|
|
compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
|
|
|
|
reg = <0x50014000 0x4000>;
|
|
|
|
interrupts = <30>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 49>;
|
2013-07-17 13:50:54 +08:00
|
|
|
dmas = <&sdma 24 1 0>,
|
|
|
|
<&sdma 25 1 0>;
|
|
|
|
dma-names = "rx", "tx";
|
2012-05-11 13:12:01 +08:00
|
|
|
fsl,fifo-depth = <15>;
|
|
|
|
fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
esdhc3: esdhc@50020000 {
|
2011-10-17 08:42:16 +08:00
|
|
|
compatible = "fsl,imx53-esdhc";
|
|
|
|
reg = <0x50020000 0x4000>;
|
|
|
|
interrupts = <3>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 46>, <&clks 0>, <&clks 73>;
|
|
|
|
clock-names = "ipg", "ahb", "per";
|
2012-09-25 17:49:33 +08:00
|
|
|
bus-width = <4>;
|
2011-10-17 08:42:16 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
esdhc4: esdhc@50024000 {
|
2011-10-17 08:42:16 +08:00
|
|
|
compatible = "fsl,imx53-esdhc";
|
|
|
|
reg = <0x50024000 0x4000>;
|
|
|
|
interrupts = <4>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 47>, <&clks 0>, <&clks 74>;
|
|
|
|
clock-names = "ipg", "ahb", "per";
|
2012-09-25 17:49:33 +08:00
|
|
|
bus-width = <4>;
|
2011-10-17 08:42:16 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-04-11 18:13:16 +08:00
|
|
|
usbphy0: usbphy@0 {
|
|
|
|
compatible = "usb-nop-xceiv";
|
|
|
|
clocks = <&clks 124>;
|
|
|
|
clock-names = "main_clk";
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
usbphy1: usbphy@1 {
|
|
|
|
compatible = "usb-nop-xceiv";
|
|
|
|
clocks = <&clks 125>;
|
|
|
|
clock-names = "main_clk";
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
usbotg: usb@53f80000 {
|
2012-08-23 18:35:57 +08:00
|
|
|
compatible = "fsl,imx53-usb", "fsl,imx27-usb";
|
|
|
|
reg = <0x53f80000 0x0200>;
|
|
|
|
interrupts = <18>;
|
2013-04-11 18:13:15 +08:00
|
|
|
clocks = <&clks 108>;
|
2013-04-11 18:13:14 +08:00
|
|
|
fsl,usbmisc = <&usbmisc 0>;
|
2013-04-11 18:13:16 +08:00
|
|
|
fsl,usbphy = <&usbphy0>;
|
2012-08-23 18:35:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
usbh1: usb@53f80200 {
|
2012-08-23 18:35:57 +08:00
|
|
|
compatible = "fsl,imx53-usb", "fsl,imx27-usb";
|
|
|
|
reg = <0x53f80200 0x0200>;
|
|
|
|
interrupts = <14>;
|
2013-04-11 18:13:15 +08:00
|
|
|
clocks = <&clks 108>;
|
2013-04-11 18:13:14 +08:00
|
|
|
fsl,usbmisc = <&usbmisc 1>;
|
2013-04-11 18:13:16 +08:00
|
|
|
fsl,usbphy = <&usbphy1>;
|
2012-08-23 18:35:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
usbh2: usb@53f80400 {
|
2012-08-23 18:35:57 +08:00
|
|
|
compatible = "fsl,imx53-usb", "fsl,imx27-usb";
|
|
|
|
reg = <0x53f80400 0x0200>;
|
|
|
|
interrupts = <16>;
|
2013-04-11 18:13:15 +08:00
|
|
|
clocks = <&clks 108>;
|
2013-04-11 18:13:14 +08:00
|
|
|
fsl,usbmisc = <&usbmisc 2>;
|
2012-08-23 18:35:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
usbh3: usb@53f80600 {
|
2012-08-23 18:35:57 +08:00
|
|
|
compatible = "fsl,imx53-usb", "fsl,imx27-usb";
|
|
|
|
reg = <0x53f80600 0x0200>;
|
|
|
|
interrupts = <17>;
|
2013-04-11 18:13:15 +08:00
|
|
|
clocks = <&clks 108>;
|
2013-04-11 18:13:14 +08:00
|
|
|
fsl,usbmisc = <&usbmisc 3>;
|
2012-08-23 18:35:57 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-04-11 18:13:14 +08:00
|
|
|
usbmisc: usbmisc@53f80800 {
|
|
|
|
#index-cells = <1>;
|
|
|
|
compatible = "fsl,imx53-usbmisc";
|
|
|
|
reg = <0x53f80800 0x200>;
|
2013-04-11 18:13:15 +08:00
|
|
|
clocks = <&clks 108>;
|
2013-04-11 18:13:14 +08:00
|
|
|
};
|
|
|
|
|
2011-12-14 09:26:44 +08:00
|
|
|
gpio1: gpio@53f84000 {
|
2012-06-23 03:04:06 +08:00
|
|
|
compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
|
2011-10-17 08:42:16 +08:00
|
|
|
reg = <0x53f84000 0x4000>;
|
|
|
|
interrupts = <50 51>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 20:03:37 +08:00
|
|
|
#interrupt-cells = <2>;
|
2011-10-17 08:42:16 +08:00
|
|
|
};
|
|
|
|
|
2011-12-14 09:26:44 +08:00
|
|
|
gpio2: gpio@53f88000 {
|
2012-06-23 03:04:06 +08:00
|
|
|
compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
|
2011-10-17 08:42:16 +08:00
|
|
|
reg = <0x53f88000 0x4000>;
|
|
|
|
interrupts = <52 53>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 20:03:37 +08:00
|
|
|
#interrupt-cells = <2>;
|
2011-10-17 08:42:16 +08:00
|
|
|
};
|
|
|
|
|
2011-12-14 09:26:44 +08:00
|
|
|
gpio3: gpio@53f8c000 {
|
2012-06-23 03:04:06 +08:00
|
|
|
compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
|
2011-10-17 08:42:16 +08:00
|
|
|
reg = <0x53f8c000 0x4000>;
|
|
|
|
interrupts = <54 55>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 20:03:37 +08:00
|
|
|
#interrupt-cells = <2>;
|
2011-10-17 08:42:16 +08:00
|
|
|
};
|
|
|
|
|
2011-12-14 09:26:44 +08:00
|
|
|
gpio4: gpio@53f90000 {
|
2012-06-23 03:04:06 +08:00
|
|
|
compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
|
2011-10-17 08:42:16 +08:00
|
|
|
reg = <0x53f90000 0x4000>;
|
|
|
|
interrupts = <56 57>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 20:03:37 +08:00
|
|
|
#interrupt-cells = <2>;
|
2011-10-17 08:42:16 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
wdog1: wdog@53f98000 {
|
2011-10-17 08:42:16 +08:00
|
|
|
compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
|
|
|
|
reg = <0x53f98000 0x4000>;
|
|
|
|
interrupts = <58>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 0>;
|
2011-10-17 08:42:16 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
wdog2: wdog@53f9c000 {
|
2011-10-17 08:42:16 +08:00
|
|
|
compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
|
|
|
|
reg = <0x53f9c000 0x4000>;
|
|
|
|
interrupts = <59>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 0>;
|
2011-10-17 08:42:16 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-03-14 20:09:00 +08:00
|
|
|
gpt: timer@53fa0000 {
|
|
|
|
compatible = "fsl,imx53-gpt", "fsl,imx31-gpt";
|
|
|
|
reg = <0x53fa0000 0x4000>;
|
|
|
|
interrupts = <39>;
|
|
|
|
clocks = <&clks 36>, <&clks 41>;
|
|
|
|
clock-names = "ipg", "per";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
iomuxc: iomuxc@53fa8000 {
|
2012-08-12 20:02:10 +08:00
|
|
|
compatible = "fsl,imx53-iomuxc";
|
|
|
|
reg = <0x53fa8000 0x4000>;
|
|
|
|
|
|
|
|
audmux {
|
|
|
|
pinctrl_audmux_1: audmuxgrp-1 {
|
|
|
|
fsl,pins = <
|
2013-02-20 10:32:52 +08:00
|
|
|
MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC 0x80000000
|
|
|
|
MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD 0x80000000
|
|
|
|
MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x80000000
|
|
|
|
MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD 0x80000000
|
2012-08-12 20:02:10 +08:00
|
|
|
>;
|
|
|
|
};
|
2013-04-22 05:30:01 +08:00
|
|
|
|
|
|
|
pinctrl_audmux_2: audmuxgrp-2 {
|
|
|
|
fsl,pins = <
|
|
|
|
MX53_PAD_SD2_DATA3__AUDMUX_AUD4_TXC 0x80000000
|
|
|
|
MX53_PAD_SD2_DATA2__AUDMUX_AUD4_TXD 0x80000000
|
|
|
|
MX53_PAD_SD2_DATA1__AUDMUX_AUD4_TXFS 0x80000000
|
|
|
|
MX53_PAD_SD2_DATA0__AUDMUX_AUD4_RXD 0x80000000
|
|
|
|
>;
|
|
|
|
};
|
2013-04-24 17:41:20 +08:00
|
|
|
|
|
|
|
pinctrl_audmux_3: audmuxgrp-3 {
|
|
|
|
fsl,pins = <
|
|
|
|
MX53_PAD_CSI0_DAT4__AUDMUX_AUD3_TXC 0x80000000
|
|
|
|
MX53_PAD_CSI0_DAT5__AUDMUX_AUD3_TXD 0x80000000
|
|
|
|
MX53_PAD_CSI0_DAT6__AUDMUX_AUD3_TXFS 0x80000000
|
|
|
|
MX53_PAD_CSI0_DAT7__AUDMUX_AUD3_RXD 0x80000000
|
|
|
|
>;
|
|
|
|
};
|
2012-08-12 20:02:10 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
fec {
|
|
|
|
pinctrl_fec_1: fecgrp-1 {
|
|
|
|
fsl,pins = <
|
2013-02-20 10:32:52 +08:00
|
|
|
MX53_PAD_FEC_MDC__FEC_MDC 0x80000000
|
|
|
|
MX53_PAD_FEC_MDIO__FEC_MDIO 0x80000000
|
|
|
|
MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
|
|
|
|
MX53_PAD_FEC_RX_ER__FEC_RX_ER 0x80000000
|
|
|
|
MX53_PAD_FEC_CRS_DV__FEC_RX_DV 0x80000000
|
|
|
|
MX53_PAD_FEC_RXD1__FEC_RDATA_1 0x80000000
|
|
|
|
MX53_PAD_FEC_RXD0__FEC_RDATA_0 0x80000000
|
|
|
|
MX53_PAD_FEC_TX_EN__FEC_TX_EN 0x80000000
|
|
|
|
MX53_PAD_FEC_TXD1__FEC_TDATA_1 0x80000000
|
|
|
|
MX53_PAD_FEC_TXD0__FEC_TDATA_0 0x80000000
|
2012-08-12 20:02:10 +08:00
|
|
|
>;
|
|
|
|
};
|
2013-05-27 16:52:54 +08:00
|
|
|
|
|
|
|
pinctrl_fec_2: fecgrp-2 {
|
|
|
|
fsl,pins = <
|
|
|
|
MX53_PAD_FEC_MDC__FEC_MDC 0x80000000
|
|
|
|
MX53_PAD_FEC_MDIO__FEC_MDIO 0x80000000
|
|
|
|
MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
|
|
|
|
MX53_PAD_FEC_RX_ER__FEC_RX_ER 0x80000000
|
|
|
|
MX53_PAD_FEC_CRS_DV__FEC_RX_DV 0x80000000
|
|
|
|
MX53_PAD_FEC_RXD1__FEC_RDATA_1 0x80000000
|
|
|
|
MX53_PAD_FEC_RXD0__FEC_RDATA_0 0x80000000
|
|
|
|
MX53_PAD_FEC_TX_EN__FEC_TX_EN 0x80000000
|
|
|
|
MX53_PAD_FEC_TXD1__FEC_TDATA_1 0x80000000
|
|
|
|
MX53_PAD_FEC_TXD0__FEC_TDATA_0 0x80000000
|
|
|
|
MX53_PAD_KEY_ROW1__FEC_COL 0x80000000
|
|
|
|
MX53_PAD_KEY_COL3__FEC_CRS 0x80000000
|
|
|
|
MX53_PAD_KEY_COL2__FEC_RDATA_2 0x80000000
|
|
|
|
MX53_PAD_KEY_COL0__FEC_RDATA_3 0x80000000
|
|
|
|
MX53_PAD_KEY_COL1__FEC_RX_CLK 0x80000000
|
|
|
|
MX53_PAD_KEY_ROW2__FEC_TDATA_2 0x80000000
|
|
|
|
MX53_PAD_GPIO_19__FEC_TDATA_3 0x80000000
|
|
|
|
MX53_PAD_KEY_ROW0__FEC_TX_ER 0x80000000
|
|
|
|
>;
|
|
|
|
};
|
2012-08-12 20:02:10 +08:00
|
|
|
};
|
|
|
|
|
2013-01-09 21:44:23 +08:00
|
|
|
csi {
|
|
|
|
pinctrl_csi_1: csigrp-1 {
|
|
|
|
fsl,pins = <
|
2013-02-20 10:32:52 +08:00
|
|
|
MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN 0x1d5
|
|
|
|
MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC 0x1d5
|
|
|
|
MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC 0x1d5
|
|
|
|
MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4 0x1d5
|
|
|
|
MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
|
2013-01-09 21:44:23 +08:00
|
|
|
>;
|
|
|
|
};
|
2013-04-24 17:41:21 +08:00
|
|
|
|
|
|
|
pinctrl_csi_2: csigrp-2 {
|
|
|
|
fsl,pins = <
|
|
|
|
MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC 0x1d5
|
|
|
|
MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC 0x1d5
|
|
|
|
MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 0x1d5
|
|
|
|
MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 0x1d5
|
|
|
|
>;
|
|
|
|
};
|
2013-01-09 21:44:23 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
cspi {
|
|
|
|
pinctrl_cspi_1: cspigrp-1 {
|
|
|
|
fsl,pins = <
|
2013-02-20 10:32:52 +08:00
|
|
|
MX53_PAD_SD1_DATA0__CSPI_MISO 0x1d5
|
|
|
|
MX53_PAD_SD1_CMD__CSPI_MOSI 0x1d5
|
|
|
|
MX53_PAD_SD1_CLK__CSPI_SCLK 0x1d5
|
2013-01-09 21:44:23 +08:00
|
|
|
>;
|
|
|
|
};
|
2013-05-27 16:52:21 +08:00
|
|
|
|
|
|
|
pinctrl_cspi_2: cspigrp-2 {
|
|
|
|
fsl,pins = <
|
|
|
|
MX53_PAD_EIM_D22__CSPI_MISO 0x1d5
|
|
|
|
MX53_PAD_EIM_D28__CSPI_MOSI 0x1d5
|
|
|
|
MX53_PAD_EIM_D21__CSPI_SCLK 0x1d5
|
|
|
|
>;
|
|
|
|
};
|
2013-01-09 21:44:23 +08:00
|
|
|
};
|
|
|
|
|
2012-08-12 21:47:36 +08:00
|
|
|
ecspi1 {
|
|
|
|
pinctrl_ecspi1_1: ecspi1grp-1 {
|
|
|
|
fsl,pins = <
|
2013-02-20 10:32:52 +08:00
|
|
|
MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
|
|
|
|
MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
|
|
|
|
MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
|
2012-08-12 21:47:36 +08:00
|
|
|
>;
|
|
|
|
};
|
2013-04-24 17:41:22 +08:00
|
|
|
|
|
|
|
pinctrl_ecspi1_2: ecspi1grp-2 {
|
|
|
|
fsl,pins = <
|
|
|
|
MX53_PAD_GPIO_19__ECSPI1_RDY 0x80000000
|
|
|
|
MX53_PAD_EIM_EB2__ECSPI1_SS0 0x80000000
|
|
|
|
MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
|
|
|
|
MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
|
|
|
|
MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
|
|
|
|
MX53_PAD_EIM_D19__ECSPI1_SS1 0x80000000
|
|
|
|
>;
|
|
|
|
};
|
2012-08-12 21:47:36 +08:00
|
|
|
};
|
|
|
|
|
2013-05-27 16:52:45 +08:00
|
|
|
ecspi2 {
|
|
|
|
pinctrl_ecspi2_1: ecspi2grp-1 {
|
|
|
|
fsl,pins = <
|
|
|
|
MX53_PAD_EIM_OE__ECSPI2_MISO 0x80000000
|
|
|
|
MX53_PAD_EIM_CS1__ECSPI2_MOSI 0x80000000
|
|
|
|
MX53_PAD_EIM_CS0__ECSPI2_SCLK 0x80000000
|
|
|
|
>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-08-12 20:02:10 +08:00
|
|
|
esdhc1 {
|
|
|
|
pinctrl_esdhc1_1: esdhc1grp-1 {
|
|
|
|
fsl,pins = <
|
2013-02-20 10:32:52 +08:00
|
|
|
MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
|
|
|
|
MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
|
|
|
|
MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
|
|
|
|
MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
|
|
|
|
MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
|
|
|
|
MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
|
2012-08-12 20:02:10 +08:00
|
|
|
>;
|
|
|
|
};
|
2012-08-02 22:48:39 +08:00
|
|
|
|
|
|
|
pinctrl_esdhc1_2: esdhc1grp-2 {
|
|
|
|
fsl,pins = <
|
2013-02-20 10:32:52 +08:00
|
|
|
MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
|
|
|
|
MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
|
|
|
|
MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
|
|
|
|
MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
|
|
|
|
MX53_PAD_PATA_DATA8__ESDHC1_DAT4 0x1d5
|
|
|
|
MX53_PAD_PATA_DATA9__ESDHC1_DAT5 0x1d5
|
|
|
|
MX53_PAD_PATA_DATA10__ESDHC1_DAT6 0x1d5
|
|
|
|
MX53_PAD_PATA_DATA11__ESDHC1_DAT7 0x1d5
|
|
|
|
MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
|
|
|
|
MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
|
2012-08-02 22:48:39 +08:00
|
|
|
>;
|
|
|
|
};
|
2012-08-12 20:02:10 +08:00
|
|
|
};
|
|
|
|
|
2012-08-12 22:22:33 +08:00
|
|
|
esdhc2 {
|
|
|
|
pinctrl_esdhc2_1: esdhc2grp-1 {
|
|
|
|
fsl,pins = <
|
2013-02-20 10:32:52 +08:00
|
|
|
MX53_PAD_SD2_CMD__ESDHC2_CMD 0x1d5
|
|
|
|
MX53_PAD_SD2_CLK__ESDHC2_CLK 0x1d5
|
|
|
|
MX53_PAD_SD2_DATA0__ESDHC2_DAT0 0x1d5
|
|
|
|
MX53_PAD_SD2_DATA1__ESDHC2_DAT1 0x1d5
|
|
|
|
MX53_PAD_SD2_DATA2__ESDHC2_DAT2 0x1d5
|
|
|
|
MX53_PAD_SD2_DATA3__ESDHC2_DAT3 0x1d5
|
2012-08-12 22:22:33 +08:00
|
|
|
>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-08-12 20:02:10 +08:00
|
|
|
esdhc3 {
|
|
|
|
pinctrl_esdhc3_1: esdhc3grp-1 {
|
|
|
|
fsl,pins = <
|
2013-02-20 10:32:52 +08:00
|
|
|
MX53_PAD_PATA_DATA8__ESDHC3_DAT0 0x1d5
|
|
|
|
MX53_PAD_PATA_DATA9__ESDHC3_DAT1 0x1d5
|
|
|
|
MX53_PAD_PATA_DATA10__ESDHC3_DAT2 0x1d5
|
|
|
|
MX53_PAD_PATA_DATA11__ESDHC3_DAT3 0x1d5
|
|
|
|
MX53_PAD_PATA_DATA0__ESDHC3_DAT4 0x1d5
|
|
|
|
MX53_PAD_PATA_DATA1__ESDHC3_DAT5 0x1d5
|
|
|
|
MX53_PAD_PATA_DATA2__ESDHC3_DAT6 0x1d5
|
|
|
|
MX53_PAD_PATA_DATA3__ESDHC3_DAT7 0x1d5
|
|
|
|
MX53_PAD_PATA_RESET_B__ESDHC3_CMD 0x1d5
|
|
|
|
MX53_PAD_PATA_IORDY__ESDHC3_CLK 0x1d5
|
2012-08-12 20:02:10 +08:00
|
|
|
>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-10-25 19:26:39 +08:00
|
|
|
can1 {
|
|
|
|
pinctrl_can1_1: can1grp-1 {
|
|
|
|
fsl,pins = <
|
2013-02-20 10:32:52 +08:00
|
|
|
MX53_PAD_PATA_INTRQ__CAN1_TXCAN 0x80000000
|
|
|
|
MX53_PAD_PATA_DIOR__CAN1_RXCAN 0x80000000
|
2012-10-25 19:26:39 +08:00
|
|
|
>;
|
|
|
|
};
|
2013-01-09 21:44:23 +08:00
|
|
|
|
|
|
|
pinctrl_can1_2: can1grp-2 {
|
|
|
|
fsl,pins = <
|
2013-02-20 10:32:52 +08:00
|
|
|
MX53_PAD_KEY_COL2__CAN1_TXCAN 0x80000000
|
|
|
|
MX53_PAD_KEY_ROW2__CAN1_RXCAN 0x80000000
|
2013-01-09 21:44:23 +08:00
|
|
|
>;
|
|
|
|
};
|
2013-04-22 05:30:02 +08:00
|
|
|
|
|
|
|
pinctrl_can1_3: can1grp-3 {
|
|
|
|
fsl,pins = <
|
|
|
|
MX53_PAD_GPIO_7__CAN1_TXCAN 0x80000000
|
|
|
|
MX53_PAD_GPIO_8__CAN1_RXCAN 0x80000000
|
|
|
|
>;
|
|
|
|
};
|
2012-10-25 19:26:39 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
can2 {
|
|
|
|
pinctrl_can2_1: can2grp-1 {
|
|
|
|
fsl,pins = <
|
2013-02-20 10:32:52 +08:00
|
|
|
MX53_PAD_KEY_COL4__CAN2_TXCAN 0x80000000
|
|
|
|
MX53_PAD_KEY_ROW4__CAN2_RXCAN 0x80000000
|
2012-10-25 19:26:39 +08:00
|
|
|
>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-08-12 20:02:10 +08:00
|
|
|
i2c1 {
|
|
|
|
pinctrl_i2c1_1: i2c1grp-1 {
|
|
|
|
fsl,pins = <
|
2013-02-20 10:32:52 +08:00
|
|
|
MX53_PAD_CSI0_DAT8__I2C1_SDA 0xc0000000
|
|
|
|
MX53_PAD_CSI0_DAT9__I2C1_SCL 0xc0000000
|
2012-08-12 20:02:10 +08:00
|
|
|
>;
|
|
|
|
};
|
2013-04-22 05:30:03 +08:00
|
|
|
|
|
|
|
pinctrl_i2c1_2: i2c1grp-2 {
|
|
|
|
fsl,pins = <
|
|
|
|
MX53_PAD_EIM_D21__I2C1_SCL 0xc0000000
|
|
|
|
MX53_PAD_EIM_D28__I2C1_SDA 0xc0000000
|
|
|
|
>;
|
|
|
|
};
|
2012-08-12 20:02:10 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
i2c2 {
|
|
|
|
pinctrl_i2c2_1: i2c2grp-1 {
|
|
|
|
fsl,pins = <
|
2013-02-20 10:32:52 +08:00
|
|
|
MX53_PAD_KEY_ROW3__I2C2_SDA 0xc0000000
|
|
|
|
MX53_PAD_KEY_COL3__I2C2_SCL 0xc0000000
|
2012-08-12 20:02:10 +08:00
|
|
|
>;
|
|
|
|
};
|
2013-04-22 05:30:04 +08:00
|
|
|
|
|
|
|
pinctrl_i2c2_2: i2c2grp-2 {
|
|
|
|
fsl,pins = <
|
|
|
|
MX53_PAD_EIM_D16__I2C2_SDA 0xc0000000
|
|
|
|
MX53_PAD_EIM_EB2__I2C2_SCL 0xc0000000
|
|
|
|
>;
|
|
|
|
};
|
2012-08-12 20:02:10 +08:00
|
|
|
};
|
|
|
|
|
2012-10-25 19:26:39 +08:00
|
|
|
i2c3 {
|
|
|
|
pinctrl_i2c3_1: i2c3grp-1 {
|
|
|
|
fsl,pins = <
|
2013-02-20 10:32:52 +08:00
|
|
|
MX53_PAD_GPIO_6__I2C3_SDA 0xc0000000
|
|
|
|
MX53_PAD_GPIO_5__I2C3_SCL 0xc0000000
|
2012-10-25 19:26:39 +08:00
|
|
|
>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-05-24 22:09:30 +08:00
|
|
|
ipu_disp0 {
|
|
|
|
pinctrl_ipu_disp0_1: ipudisp0grp-1 {
|
|
|
|
fsl,pins = <
|
|
|
|
MX53_PAD_DI0_DISP_CLK__IPU_DI0_DISP_CLK 0x5
|
|
|
|
MX53_PAD_DI0_PIN15__IPU_DI0_PIN15 0x5
|
|
|
|
MX53_PAD_DI0_PIN2__IPU_DI0_PIN2 0x5
|
|
|
|
MX53_PAD_DI0_PIN3__IPU_DI0_PIN3 0x5
|
|
|
|
MX53_PAD_DISP0_DAT0__IPU_DISP0_DAT_0 0x5
|
|
|
|
MX53_PAD_DISP0_DAT1__IPU_DISP0_DAT_1 0x5
|
|
|
|
MX53_PAD_DISP0_DAT2__IPU_DISP0_DAT_2 0x5
|
|
|
|
MX53_PAD_DISP0_DAT3__IPU_DISP0_DAT_3 0x5
|
|
|
|
MX53_PAD_DISP0_DAT4__IPU_DISP0_DAT_4 0x5
|
|
|
|
MX53_PAD_DISP0_DAT5__IPU_DISP0_DAT_5 0x5
|
|
|
|
MX53_PAD_DISP0_DAT6__IPU_DISP0_DAT_6 0x5
|
|
|
|
MX53_PAD_DISP0_DAT7__IPU_DISP0_DAT_7 0x5
|
|
|
|
MX53_PAD_DISP0_DAT8__IPU_DISP0_DAT_8 0x5
|
|
|
|
MX53_PAD_DISP0_DAT9__IPU_DISP0_DAT_9 0x5
|
|
|
|
MX53_PAD_DISP0_DAT10__IPU_DISP0_DAT_10 0x5
|
|
|
|
MX53_PAD_DISP0_DAT11__IPU_DISP0_DAT_11 0x5
|
|
|
|
MX53_PAD_DISP0_DAT12__IPU_DISP0_DAT_12 0x5
|
|
|
|
MX53_PAD_DISP0_DAT13__IPU_DISP0_DAT_13 0x5
|
|
|
|
MX53_PAD_DISP0_DAT14__IPU_DISP0_DAT_14 0x5
|
|
|
|
MX53_PAD_DISP0_DAT15__IPU_DISP0_DAT_15 0x5
|
|
|
|
MX53_PAD_DISP0_DAT16__IPU_DISP0_DAT_16 0x5
|
|
|
|
MX53_PAD_DISP0_DAT17__IPU_DISP0_DAT_17 0x5
|
|
|
|
MX53_PAD_DISP0_DAT18__IPU_DISP0_DAT_18 0x5
|
|
|
|
MX53_PAD_DISP0_DAT19__IPU_DISP0_DAT_19 0x5
|
|
|
|
MX53_PAD_DISP0_DAT20__IPU_DISP0_DAT_20 0x5
|
|
|
|
MX53_PAD_DISP0_DAT21__IPU_DISP0_DAT_21 0x5
|
|
|
|
MX53_PAD_DISP0_DAT22__IPU_DISP0_DAT_22 0x5
|
|
|
|
MX53_PAD_DISP0_DAT23__IPU_DISP0_DAT_23 0x5
|
|
|
|
>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-04-22 05:30:06 +08:00
|
|
|
ipu_disp1 {
|
|
|
|
pinctrl_ipu_disp1_1: ipudisp1grp-1 {
|
|
|
|
fsl,pins = <
|
|
|
|
MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0 0x5
|
|
|
|
MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1 0x5
|
|
|
|
MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2 0x5
|
|
|
|
MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3 0x5
|
|
|
|
MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4 0x5
|
|
|
|
MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5 0x5
|
|
|
|
MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6 0x5
|
|
|
|
MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7 0x5
|
|
|
|
MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8 0x5
|
|
|
|
MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9 0x5
|
|
|
|
MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10 0x5
|
|
|
|
MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11 0x5
|
|
|
|
MX53_PAD_EIM_A17__IPU_DISP1_DAT_12 0x5
|
|
|
|
MX53_PAD_EIM_A18__IPU_DISP1_DAT_13 0x5
|
|
|
|
MX53_PAD_EIM_A19__IPU_DISP1_DAT_14 0x5
|
|
|
|
MX53_PAD_EIM_A20__IPU_DISP1_DAT_15 0x5
|
|
|
|
MX53_PAD_EIM_A21__IPU_DISP1_DAT_16 0x5
|
|
|
|
MX53_PAD_EIM_A22__IPU_DISP1_DAT_17 0x5
|
|
|
|
MX53_PAD_EIM_A23__IPU_DISP1_DAT_18 0x5
|
|
|
|
MX53_PAD_EIM_A24__IPU_DISP1_DAT_19 0x5
|
|
|
|
MX53_PAD_EIM_D31__IPU_DISP1_DAT_20 0x5
|
|
|
|
MX53_PAD_EIM_D30__IPU_DISP1_DAT_21 0x5
|
|
|
|
MX53_PAD_EIM_D26__IPU_DISP1_DAT_22 0x5
|
|
|
|
MX53_PAD_EIM_D27__IPU_DISP1_DAT_23 0x5
|
|
|
|
MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK 0x5
|
|
|
|
MX53_PAD_EIM_DA13__IPU_DI1_D0_CS 0x5
|
|
|
|
MX53_PAD_EIM_DA14__IPU_DI1_D1_CS 0x5
|
|
|
|
MX53_PAD_EIM_DA15__IPU_DI1_PIN1 0x5
|
|
|
|
MX53_PAD_EIM_DA11__IPU_DI1_PIN2 0x5
|
|
|
|
MX53_PAD_EIM_DA12__IPU_DI1_PIN3 0x5
|
|
|
|
MX53_PAD_EIM_A25__IPU_DI1_PIN12 0x5
|
|
|
|
MX53_PAD_EIM_DA10__IPU_DI1_PIN15 0x5
|
|
|
|
>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
ipu_disp2 {
|
|
|
|
pinctrl_ipu_disp2_1: ipudisp2grp-1 {
|
|
|
|
fsl,pins = <
|
|
|
|
MX53_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0 0x80000000
|
|
|
|
MX53_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1 0x80000000
|
|
|
|
MX53_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2 0x80000000
|
|
|
|
MX53_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3 0x80000000
|
|
|
|
MX53_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK 0x80000000
|
|
|
|
MX53_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0 0x80000000
|
|
|
|
MX53_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1 0x80000000
|
|
|
|
MX53_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2 0x80000000
|
|
|
|
MX53_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3 0x80000000
|
|
|
|
MX53_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK 0x80000000
|
|
|
|
>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-04-22 05:30:05 +08:00
|
|
|
nand {
|
|
|
|
pinctrl_nand_1: nandgrp-1 {
|
|
|
|
fsl,pins = <
|
|
|
|
MX53_PAD_NANDF_WE_B__EMI_NANDF_WE_B 0x4
|
|
|
|
MX53_PAD_NANDF_RE_B__EMI_NANDF_RE_B 0x4
|
|
|
|
MX53_PAD_NANDF_CLE__EMI_NANDF_CLE 0x4
|
|
|
|
MX53_PAD_NANDF_ALE__EMI_NANDF_ALE 0x4
|
|
|
|
MX53_PAD_NANDF_WP_B__EMI_NANDF_WP_B 0xe0
|
|
|
|
MX53_PAD_NANDF_RB0__EMI_NANDF_RB_0 0xe0
|
|
|
|
MX53_PAD_NANDF_CS0__EMI_NANDF_CS_0 0x4
|
|
|
|
MX53_PAD_PATA_DATA0__EMI_NANDF_D_0 0xa4
|
|
|
|
MX53_PAD_PATA_DATA1__EMI_NANDF_D_1 0xa4
|
|
|
|
MX53_PAD_PATA_DATA2__EMI_NANDF_D_2 0xa4
|
|
|
|
MX53_PAD_PATA_DATA3__EMI_NANDF_D_3 0xa4
|
|
|
|
MX53_PAD_PATA_DATA4__EMI_NANDF_D_4 0xa4
|
|
|
|
MX53_PAD_PATA_DATA5__EMI_NANDF_D_5 0xa4
|
|
|
|
MX53_PAD_PATA_DATA6__EMI_NANDF_D_6 0xa4
|
|
|
|
MX53_PAD_PATA_DATA7__EMI_NANDF_D_7 0xa4
|
|
|
|
>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-01-29 23:46:19 +08:00
|
|
|
owire {
|
|
|
|
pinctrl_owire_1: owiregrp-1 {
|
|
|
|
fsl,pins = <
|
2013-02-20 10:32:52 +08:00
|
|
|
MX53_PAD_GPIO_18__OWIRE_LINE 0x80000000
|
2013-01-29 23:46:19 +08:00
|
|
|
>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-04-22 05:30:07 +08:00
|
|
|
pwm1 {
|
|
|
|
pinctrl_pwm1_1: pwm1grp-1 {
|
|
|
|
fsl,pins = <
|
|
|
|
MX53_PAD_DISP0_DAT8__PWM1_PWMO 0x5
|
|
|
|
>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-04-24 17:41:23 +08:00
|
|
|
pwm2 {
|
|
|
|
pinctrl_pwm2_1: pwm2grp-1 {
|
|
|
|
fsl,pins = <
|
|
|
|
MX53_PAD_GPIO_1__PWM2_PWMO 0x80000000
|
|
|
|
>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-08-12 20:02:10 +08:00
|
|
|
uart1 {
|
|
|
|
pinctrl_uart1_1: uart1grp-1 {
|
|
|
|
fsl,pins = <
|
2013-06-21 21:36:11 +08:00
|
|
|
MX53_PAD_CSI0_DAT10__UART1_TXD_MUX 0x1e4
|
|
|
|
MX53_PAD_CSI0_DAT11__UART1_RXD_MUX 0x1e4
|
2012-08-12 20:02:10 +08:00
|
|
|
>;
|
|
|
|
};
|
2012-08-02 22:48:39 +08:00
|
|
|
|
|
|
|
pinctrl_uart1_2: uart1grp-2 {
|
|
|
|
fsl,pins = <
|
2013-06-21 21:36:11 +08:00
|
|
|
MX53_PAD_PATA_DIOW__UART1_TXD_MUX 0x1e4
|
|
|
|
MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x1e4
|
2012-08-02 22:48:39 +08:00
|
|
|
>;
|
|
|
|
};
|
2013-04-24 17:41:24 +08:00
|
|
|
|
|
|
|
pinctrl_uart1_3: uart1grp-3 {
|
|
|
|
fsl,pins = <
|
|
|
|
MX53_PAD_PATA_RESET_B__UART1_CTS 0x1c5
|
|
|
|
MX53_PAD_PATA_IORDY__UART1_RTS 0x1c5
|
|
|
|
>;
|
|
|
|
};
|
2012-08-12 20:02:10 +08:00
|
|
|
};
|
2012-08-12 22:22:33 +08:00
|
|
|
|
|
|
|
uart2 {
|
|
|
|
pinctrl_uart2_1: uart2grp-1 {
|
|
|
|
fsl,pins = <
|
2013-06-21 21:36:11 +08:00
|
|
|
MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1e4
|
|
|
|
MX53_PAD_PATA_DMARQ__UART2_TXD_MUX 0x1e4
|
2012-08-12 22:22:33 +08:00
|
|
|
>;
|
|
|
|
};
|
2013-04-24 17:41:25 +08:00
|
|
|
|
|
|
|
pinctrl_uart2_2: uart2grp-2 {
|
|
|
|
fsl,pins = <
|
|
|
|
MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1c5
|
|
|
|
MX53_PAD_PATA_DMARQ__UART2_TXD_MUX 0x1c5
|
|
|
|
MX53_PAD_PATA_DIOR__UART2_RTS 0x1c5
|
|
|
|
MX53_PAD_PATA_INTRQ__UART2_CTS 0x1c5
|
|
|
|
>;
|
|
|
|
};
|
2012-08-12 22:22:33 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
uart3 {
|
|
|
|
pinctrl_uart3_1: uart3grp-1 {
|
|
|
|
fsl,pins = <
|
2013-06-21 21:36:11 +08:00
|
|
|
MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1e4
|
|
|
|
MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1e4
|
|
|
|
MX53_PAD_PATA_DA_1__UART3_CTS 0x1e4
|
|
|
|
MX53_PAD_PATA_DA_2__UART3_RTS 0x1e4
|
2012-08-12 22:22:33 +08:00
|
|
|
>;
|
|
|
|
};
|
2013-01-09 21:44:23 +08:00
|
|
|
|
|
|
|
pinctrl_uart3_2: uart3grp-2 {
|
|
|
|
fsl,pins = <
|
2013-06-21 21:36:11 +08:00
|
|
|
MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1e4
|
|
|
|
MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1e4
|
2013-01-09 21:44:23 +08:00
|
|
|
>;
|
|
|
|
};
|
|
|
|
|
2012-08-12 22:22:33 +08:00
|
|
|
};
|
2012-10-25 19:26:39 +08:00
|
|
|
|
|
|
|
uart4 {
|
|
|
|
pinctrl_uart4_1: uart4grp-1 {
|
|
|
|
fsl,pins = <
|
2013-06-21 21:36:11 +08:00
|
|
|
MX53_PAD_KEY_COL0__UART4_TXD_MUX 0x1e4
|
|
|
|
MX53_PAD_KEY_ROW0__UART4_RXD_MUX 0x1e4
|
2012-10-25 19:26:39 +08:00
|
|
|
>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
uart5 {
|
|
|
|
pinctrl_uart5_1: uart5grp-1 {
|
|
|
|
fsl,pins = <
|
2013-06-21 21:36:11 +08:00
|
|
|
MX53_PAD_KEY_COL1__UART5_TXD_MUX 0x1e4
|
|
|
|
MX53_PAD_KEY_ROW1__UART5_RXD_MUX 0x1e4
|
2012-10-25 19:26:39 +08:00
|
|
|
>;
|
|
|
|
};
|
|
|
|
};
|
2012-08-12 20:02:10 +08:00
|
|
|
};
|
|
|
|
|
2013-03-28 01:30:43 +08:00
|
|
|
gpr: iomuxc-gpr@53fa8000 {
|
|
|
|
compatible = "fsl,imx53-iomuxc-gpr", "syscon";
|
|
|
|
reg = <0x53fa8000 0xc>;
|
|
|
|
};
|
|
|
|
|
2013-03-28 01:30:44 +08:00
|
|
|
ldb: ldb@53fa8008 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx53-ldb";
|
|
|
|
reg = <0x53fa8008 0x4>;
|
|
|
|
gpr = <&gpr>;
|
|
|
|
clocks = <&clks 122>, <&clks 120>,
|
|
|
|
<&clks 115>, <&clks 116>,
|
|
|
|
<&clks 123>, <&clks 85>;
|
|
|
|
clock-names = "di0_pll", "di1_pll",
|
|
|
|
"di0_sel", "di1_sel",
|
|
|
|
"di0", "di1";
|
|
|
|
status = "disabled";
|
|
|
|
|
|
|
|
lvds-channel@0 {
|
|
|
|
reg = <0>;
|
|
|
|
crtcs = <&ipu 0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
lvds-channel@1 {
|
|
|
|
reg = <1>;
|
|
|
|
crtcs = <&ipu 1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-07-04 18:30:37 +08:00
|
|
|
pwm1: pwm@53fb4000 {
|
|
|
|
#pwm-cells = <2>;
|
|
|
|
compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
|
|
|
|
reg = <0x53fb4000 0x4000>;
|
|
|
|
clocks = <&clks 37>, <&clks 38>;
|
|
|
|
clock-names = "ipg", "per";
|
|
|
|
interrupts = <61>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pwm2: pwm@53fb8000 {
|
|
|
|
#pwm-cells = <2>;
|
|
|
|
compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
|
|
|
|
reg = <0x53fb8000 0x4000>;
|
|
|
|
clocks = <&clks 39>, <&clks 40>;
|
|
|
|
clock-names = "ipg", "per";
|
|
|
|
interrupts = <94>;
|
|
|
|
};
|
|
|
|
|
2012-04-02 14:39:26 +08:00
|
|
|
uart1: serial@53fbc000 {
|
2011-10-17 08:42:16 +08:00
|
|
|
compatible = "fsl,imx53-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x53fbc000 0x4000>;
|
|
|
|
interrupts = <31>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 28>, <&clks 29>;
|
|
|
|
clock-names = "ipg", "per";
|
2011-10-17 08:42:16 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-04-02 14:39:26 +08:00
|
|
|
uart2: serial@53fc0000 {
|
2011-10-17 08:42:16 +08:00
|
|
|
compatible = "fsl,imx53-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x53fc0000 0x4000>;
|
|
|
|
interrupts = <32>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 30>, <&clks 31>;
|
|
|
|
clock-names = "ipg", "per";
|
2011-10-17 08:42:16 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-07-18 17:42:43 +08:00
|
|
|
can1: can@53fc8000 {
|
|
|
|
compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
|
|
|
|
reg = <0x53fc8000 0x4000>;
|
|
|
|
interrupts = <82>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 158>, <&clks 157>;
|
|
|
|
clock-names = "ipg", "per";
|
2012-07-18 17:42:43 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
can2: can@53fcc000 {
|
|
|
|
compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
|
|
|
|
reg = <0x53fcc000 0x4000>;
|
|
|
|
interrupts = <83>;
|
2013-01-07 22:27:00 +08:00
|
|
|
clocks = <&clks 87>, <&clks 86>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clock-names = "ipg", "per";
|
2012-07-18 17:42:43 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-03-29 00:35:23 +08:00
|
|
|
src: src@53fd0000 {
|
|
|
|
compatible = "fsl,imx53-src", "fsl,imx51-src";
|
|
|
|
reg = <0x53fd0000 0x4000>;
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2012-11-21 23:43:05 +08:00
|
|
|
clks: ccm@53fd4000{
|
|
|
|
compatible = "fsl,imx53-ccm";
|
|
|
|
reg = <0x53fd4000 0x4000>;
|
|
|
|
interrupts = <0 71 0x04 0 72 0x04>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2011-12-14 09:26:44 +08:00
|
|
|
gpio5: gpio@53fdc000 {
|
2012-06-23 03:04:06 +08:00
|
|
|
compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
|
2011-10-17 08:42:16 +08:00
|
|
|
reg = <0x53fdc000 0x4000>;
|
|
|
|
interrupts = <103 104>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 20:03:37 +08:00
|
|
|
#interrupt-cells = <2>;
|
2011-10-17 08:42:16 +08:00
|
|
|
};
|
|
|
|
|
2011-12-14 09:26:44 +08:00
|
|
|
gpio6: gpio@53fe0000 {
|
2012-06-23 03:04:06 +08:00
|
|
|
compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
|
2011-10-17 08:42:16 +08:00
|
|
|
reg = <0x53fe0000 0x4000>;
|
|
|
|
interrupts = <105 106>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 20:03:37 +08:00
|
|
|
#interrupt-cells = <2>;
|
2011-10-17 08:42:16 +08:00
|
|
|
};
|
|
|
|
|
2011-12-14 09:26:44 +08:00
|
|
|
gpio7: gpio@53fe4000 {
|
2012-06-23 03:04:06 +08:00
|
|
|
compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
|
2011-10-17 08:42:16 +08:00
|
|
|
reg = <0x53fe4000 0x4000>;
|
|
|
|
interrupts = <107 108>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 20:03:37 +08:00
|
|
|
#interrupt-cells = <2>;
|
2011-10-17 08:42:16 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
i2c3: i2c@53fec000 {
|
2011-10-17 08:42:16 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-09-14 15:19:00 +08:00
|
|
|
compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
|
2011-10-17 08:42:16 +08:00
|
|
|
reg = <0x53fec000 0x4000>;
|
|
|
|
interrupts = <64>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 88>;
|
2011-10-17 08:42:16 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-04-02 14:39:26 +08:00
|
|
|
uart4: serial@53ff0000 {
|
2011-10-17 08:42:16 +08:00
|
|
|
compatible = "fsl,imx53-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x53ff0000 0x4000>;
|
|
|
|
interrupts = <13>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 65>, <&clks 66>;
|
|
|
|
clock-names = "ipg", "per";
|
2011-10-17 08:42:16 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
aips@60000000 { /* AIPS2 */
|
|
|
|
compatible = "fsl,aips-bus", "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x60000000 0x10000000>;
|
|
|
|
ranges;
|
|
|
|
|
2013-06-25 21:51:52 +08:00
|
|
|
iim: iim@63f98000 {
|
|
|
|
compatible = "fsl,imx53-iim", "fsl,imx27-iim";
|
|
|
|
reg = <0x63f98000 0x4000>;
|
|
|
|
interrupts = <69>;
|
|
|
|
clocks = <&clks 107>;
|
|
|
|
};
|
|
|
|
|
2012-04-02 14:39:26 +08:00
|
|
|
uart5: serial@63f90000 {
|
2011-10-17 08:42:16 +08:00
|
|
|
compatible = "fsl,imx53-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x63f90000 0x4000>;
|
|
|
|
interrupts = <86>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 67>, <&clks 68>;
|
|
|
|
clock-names = "ipg", "per";
|
2011-10-17 08:42:16 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-01-29 23:46:19 +08:00
|
|
|
owire: owire@63fa4000 {
|
|
|
|
compatible = "fsl,imx53-owire", "fsl,imx21-owire";
|
|
|
|
reg = <0x63fa4000 0x4000>;
|
|
|
|
clocks = <&clks 159>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
ecspi2: ecspi@63fac000 {
|
2011-10-17 08:42:16 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
|
|
|
|
reg = <0x63fac000 0x4000>;
|
|
|
|
interrupts = <37>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 53>, <&clks 54>;
|
|
|
|
clock-names = "ipg", "per";
|
2011-10-17 08:42:16 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
sdma: sdma@63fb0000 {
|
2011-10-17 08:42:16 +08:00
|
|
|
compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
|
|
|
|
reg = <0x63fb0000 0x4000>;
|
|
|
|
interrupts = <6>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 56>, <&clks 56>;
|
|
|
|
clock-names = "ipg", "ahb";
|
2013-07-02 10:15:29 +08:00
|
|
|
#dma-cells = <3>;
|
2012-08-08 22:28:07 +08:00
|
|
|
fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
|
2011-10-17 08:42:16 +08:00
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
cspi: cspi@63fc0000 {
|
2011-10-17 08:42:16 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
|
|
|
|
reg = <0x63fc0000 0x4000>;
|
|
|
|
interrupts = <38>;
|
2013-05-23 19:38:05 +08:00
|
|
|
clocks = <&clks 55>, <&clks 55>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clock-names = "ipg", "per";
|
2011-10-17 08:42:16 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
i2c2: i2c@63fc4000 {
|
2011-10-17 08:42:16 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-09-14 15:19:00 +08:00
|
|
|
compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
|
2011-10-17 08:42:16 +08:00
|
|
|
reg = <0x63fc4000 0x4000>;
|
|
|
|
interrupts = <63>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 35>;
|
2011-10-17 08:42:16 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
i2c1: i2c@63fc8000 {
|
2011-10-17 08:42:16 +08:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-09-14 15:19:00 +08:00
|
|
|
compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
|
2011-10-17 08:42:16 +08:00
|
|
|
reg = <0x63fc8000 0x4000>;
|
|
|
|
interrupts = <62>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 34>;
|
2011-10-17 08:42:16 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-05-11 13:12:01 +08:00
|
|
|
ssi1: ssi@63fcc000 {
|
|
|
|
compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
|
|
|
|
reg = <0x63fcc000 0x4000>;
|
|
|
|
interrupts = <29>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 48>;
|
2013-07-17 13:50:54 +08:00
|
|
|
dmas = <&sdma 28 0 0>,
|
|
|
|
<&sdma 29 0 0>;
|
|
|
|
dma-names = "rx", "tx";
|
2012-05-11 13:12:01 +08:00
|
|
|
fsl,fifo-depth = <15>;
|
|
|
|
fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
audmux: audmux@63fd0000 {
|
2012-05-11 13:12:01 +08:00
|
|
|
compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
|
|
|
|
reg = <0x63fd0000 0x4000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
nfc: nand@63fdb000 {
|
2012-06-06 18:33:16 +08:00
|
|
|
compatible = "fsl,imx53-nand";
|
|
|
|
reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
|
|
|
|
interrupts = <8>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 60>;
|
2012-06-06 18:33:16 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-05-11 13:12:01 +08:00
|
|
|
ssi3: ssi@63fe8000 {
|
|
|
|
compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
|
|
|
|
reg = <0x63fe8000 0x4000>;
|
|
|
|
interrupts = <96>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 50>;
|
2013-07-17 13:50:54 +08:00
|
|
|
dmas = <&sdma 46 0 0>,
|
|
|
|
<&sdma 47 0 0>;
|
|
|
|
dma-names = "rx", "tx";
|
2012-05-11 13:12:01 +08:00
|
|
|
fsl,fifo-depth = <15>;
|
|
|
|
fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-15 16:31:52 +08:00
|
|
|
fec: ethernet@63fec000 {
|
2011-10-17 08:42:16 +08:00
|
|
|
compatible = "fsl,imx53-fec", "fsl,imx25-fec";
|
|
|
|
reg = <0x63fec000 0x4000>;
|
|
|
|
interrupts = <87>;
|
2012-11-21 23:43:05 +08:00
|
|
|
clocks = <&clks 42>, <&clks 42>, <&clks 42>;
|
|
|
|
clock-names = "ipg", "ahb", "ptp";
|
2011-10-17 08:42:16 +08:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2013-06-04 18:12:22 +08:00
|
|
|
|
|
|
|
tve: tve@63ff0000 {
|
|
|
|
compatible = "fsl,imx53-tve";
|
|
|
|
reg = <0x63ff0000 0x1000>;
|
|
|
|
interrupts = <92>;
|
|
|
|
clocks = <&clks 69>, <&clks 116>;
|
|
|
|
clock-names = "tve", "di_sel";
|
|
|
|
crtcs = <&ipu 1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2013-06-29 06:49:18 +08:00
|
|
|
|
|
|
|
vpu: vpu@63ff4000 {
|
|
|
|
compatible = "fsl,imx53-vpu";
|
|
|
|
reg = <0x63ff4000 0x1000>;
|
|
|
|
interrupts = <9>;
|
|
|
|
clocks = <&clks 63>, <&clks 63>;
|
|
|
|
clock-names = "per", "ahb";
|
|
|
|
iram = <&ocram>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2011-10-17 08:42:16 +08:00
|
|
|
};
|
2013-07-01 17:06:09 +08:00
|
|
|
|
|
|
|
ocram: sram@f8000000 {
|
|
|
|
compatible = "mmio-sram";
|
|
|
|
reg = <0xf8000000 0x20000>;
|
2013-07-23 15:56:29 +08:00
|
|
|
clocks = <&clks 186>;
|
2013-07-01 17:06:09 +08:00
|
|
|
};
|
2011-10-17 08:42:16 +08:00
|
|
|
};
|
|
|
|
};
|