2013-03-27 23:49:34 +08:00
|
|
|
/*
|
|
|
|
* Device Tree Source for the r8a7790 SoC
|
|
|
|
*
|
|
|
|
* Copyright (C) 2013 Renesas Solutions Corp.
|
|
|
|
*
|
|
|
|
* This file is licensed under the terms of the GNU General Public License
|
|
|
|
* version 2. This program is licensed "as is" without any warranty of any
|
|
|
|
* kind, whether express or implied.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/ {
|
|
|
|
compatible = "renesas,r8a7790";
|
|
|
|
interrupt-parent = <&gic>;
|
2013-03-29 15:49:17 +08:00
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
2013-03-27 23:49:34 +08:00
|
|
|
|
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
cpu0: cpu@0 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a15";
|
|
|
|
reg = <0>;
|
|
|
|
clock-frequency = <1300000000>;
|
|
|
|
};
|
2013-08-29 07:22:17 +08:00
|
|
|
|
|
|
|
cpu1: cpu@1 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a15";
|
|
|
|
reg = <1>;
|
|
|
|
clock-frequency = <1300000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu2: cpu@2 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a15";
|
|
|
|
reg = <2>;
|
|
|
|
clock-frequency = <1300000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu3: cpu@3 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a15";
|
|
|
|
reg = <3>;
|
|
|
|
clock-frequency = <1300000000>;
|
|
|
|
};
|
2013-09-14 23:28:58 +08:00
|
|
|
|
|
|
|
cpu4: cpu@4 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
reg = <0x100>;
|
|
|
|
clock-frequency = <780000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu5: cpu@5 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
reg = <0x101>;
|
|
|
|
clock-frequency = <780000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu6: cpu@6 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
reg = <0x102>;
|
|
|
|
clock-frequency = <780000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu7: cpu@7 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
reg = <0x103>;
|
|
|
|
clock-frequency = <780000000>;
|
|
|
|
};
|
2013-03-27 23:49:34 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
gic: interrupt-controller@f1001000 {
|
|
|
|
compatible = "arm,cortex-a15-gic";
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
#address-cells = <0>;
|
|
|
|
interrupt-controller;
|
2013-03-29 15:49:17 +08:00
|
|
|
reg = <0 0xf1001000 0 0x1000>,
|
|
|
|
<0 0xf1002000 0 0x1000>,
|
|
|
|
<0 0xf1004000 0 0x2000>,
|
|
|
|
<0 0xf1006000 0 0x2000>;
|
2013-03-27 23:49:34 +08:00
|
|
|
interrupts = <1 9 0xf04>;
|
|
|
|
};
|
|
|
|
|
2013-05-10 21:51:14 +08:00
|
|
|
gpio0: gpio@ffc40000 {
|
|
|
|
compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
|
|
|
|
reg = <0 0xffc40000 0 0x2c>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 4 0x4>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 0 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio1: gpio@ffc41000 {
|
|
|
|
compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
|
|
|
|
reg = <0 0xffc41000 0 0x2c>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 5 0x4>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 32 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio2: gpio@ffc42000 {
|
|
|
|
compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
|
|
|
|
reg = <0 0xffc42000 0 0x2c>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 6 0x4>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 64 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio3: gpio@ffc43000 {
|
|
|
|
compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
|
|
|
|
reg = <0 0xffc43000 0 0x2c>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 7 0x4>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 96 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio4: gpio@ffc44000 {
|
|
|
|
compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
|
|
|
|
reg = <0 0xffc44000 0 0x2c>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 8 0x4>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 128 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio5: gpio@ffc45000 {
|
|
|
|
compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
|
|
|
|
reg = <0 0xffc45000 0 0x2c>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 9 0x4>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 160 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
2013-03-27 23:49:34 +08:00
|
|
|
timer {
|
|
|
|
compatible = "arm,armv7-timer";
|
|
|
|
interrupts = <1 13 0xf08>,
|
|
|
|
<1 14 0xf08>,
|
|
|
|
<1 11 0xf08>,
|
|
|
|
<1 10 0xf08>;
|
|
|
|
};
|
2013-03-27 23:49:54 +08:00
|
|
|
|
|
|
|
irqc0: interrupt-controller@e61c0000 {
|
|
|
|
compatible = "renesas,irqc";
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
2013-03-29 15:49:17 +08:00
|
|
|
reg = <0 0xe61c0000 0 0x200>;
|
2013-03-27 23:49:54 +08:00
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 0 4>, <0 1 4>, <0 2 4>, <0 3 4>;
|
|
|
|
};
|
2013-07-08 23:54:46 +08:00
|
|
|
|
2013-09-27 01:20:58 +08:00
|
|
|
i2c0: i2c@e6508000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "renesas,i2c-r8a7790";
|
|
|
|
reg = <0 0xe6508000 0 0x40>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 287 0x4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c1: i2c@e6518000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "renesas,i2c-r8a7790";
|
|
|
|
reg = <0 0xe6518000 0 0x40>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 288 0x4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c2: i2c@e6530000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "renesas,i2c-r8a7790";
|
|
|
|
reg = <0 0xe6530000 0 0x40>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 286 0x4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c3: i2c@e6540000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "renesas,i2c-r8a7790";
|
|
|
|
reg = <0 0xe6540000 0 0x40>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 290 0x4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-07-08 23:54:46 +08:00
|
|
|
mmcif0: mmcif@ee200000 {
|
|
|
|
compatible = "renesas,sh-mmcif";
|
|
|
|
reg = <0 0xee200000 0 0x80>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 169 0x4>;
|
|
|
|
reg-io-width = <4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
mmcif1: mmcif@ee220000 {
|
|
|
|
compatible = "renesas,sh-mmcif";
|
|
|
|
reg = <0 0xee220000 0 0x80>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 170 0x4>;
|
|
|
|
reg-io-width = <4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-05-09 21:05:57 +08:00
|
|
|
pfc: pfc@e6060000 {
|
|
|
|
compatible = "renesas,pfc-r8a7790";
|
|
|
|
reg = <0 0xe6060000 0 0x250>;
|
|
|
|
};
|
2013-08-14 15:24:05 +08:00
|
|
|
|
2013-07-08 23:54:46 +08:00
|
|
|
sdhi0: sdhi@ee100000 {
|
2013-08-29 23:14:49 +08:00
|
|
|
compatible = "renesas,sdhi-r8a7790";
|
2013-07-08 23:54:46 +08:00
|
|
|
reg = <0 0xee100000 0 0x100>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 165 4>;
|
|
|
|
cap-sd-highspeed;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
sdhi1: sdhi@ee120000 {
|
2013-08-29 23:14:49 +08:00
|
|
|
compatible = "renesas,sdhi-r8a7790";
|
2013-07-08 23:54:46 +08:00
|
|
|
reg = <0 0xee120000 0 0x100>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 166 4>;
|
|
|
|
cap-sd-highspeed;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
sdhi2: sdhi@ee140000 {
|
2013-08-29 23:14:49 +08:00
|
|
|
compatible = "renesas,sdhi-r8a7790";
|
2013-07-08 23:54:46 +08:00
|
|
|
reg = <0 0xee140000 0 0x100>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 167 4>;
|
|
|
|
cap-sd-highspeed;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
sdhi3: sdhi@ee160000 {
|
2013-08-29 23:14:49 +08:00
|
|
|
compatible = "renesas,sdhi-r8a7790";
|
2013-07-08 23:54:46 +08:00
|
|
|
reg = <0 0xee160000 0 0x100>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 168 4>;
|
|
|
|
cap-sd-highspeed;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2013-03-27 23:49:34 +08:00
|
|
|
};
|