2014-08-10 02:10:21 +08:00
|
|
|
#ifndef __NVIF_CLASS_H__
|
|
|
|
#define __NVIF_CLASS_H__
|
|
|
|
|
2015-11-08 08:18:19 +08:00
|
|
|
/* these class numbers are made up by us, and not nvidia-assigned */
|
2015-11-08 09:56:00 +08:00
|
|
|
#define NVIF_CLASS_CONTROL /* if0001.h */ -1
|
2015-11-08 10:12:15 +08:00
|
|
|
#define NVIF_CLASS_PERFMON /* if0002.h */ -2
|
|
|
|
#define NVIF_CLASS_PERFDOM /* if0003.h */ -3
|
2015-11-08 08:34:50 +08:00
|
|
|
#define NVIF_CLASS_SW_NV04 /* if0004.h */ -4
|
|
|
|
#define NVIF_CLASS_SW_NV10 /* if0005.h */ -5
|
|
|
|
#define NVIF_CLASS_SW_NV50 /* if0005.h */ -6
|
|
|
|
#define NVIF_CLASS_SW_GF100 /* if0005.h */ -7
|
2014-08-10 02:10:21 +08:00
|
|
|
|
|
|
|
/* the below match nvidia-assigned (either in hw, or sw) class numbers */
|
2015-11-08 10:23:16 +08:00
|
|
|
#define NV_DEVICE /* cl0080.h */ 0x00000080
|
2014-08-10 02:10:21 +08:00
|
|
|
|
2015-11-08 10:16:40 +08:00
|
|
|
#define NV_DMA_FROM_MEMORY /* cl0002.h */ 0x00000002
|
|
|
|
#define NV_DMA_TO_MEMORY /* cl0002.h */ 0x00000003
|
|
|
|
#define NV_DMA_IN_MEMORY /* cl0002.h */ 0x0000003d
|
2014-08-10 02:10:24 +08:00
|
|
|
|
2015-03-26 07:18:32 +08:00
|
|
|
#define FERMI_TWOD_A 0x0000902d
|
|
|
|
|
2015-05-21 09:04:10 +08:00
|
|
|
#define FERMI_MEMORY_TO_MEMORY_FORMAT_A 0x00009039
|
2015-03-26 07:18:32 +08:00
|
|
|
|
|
|
|
#define KEPLER_INLINE_TO_MEMORY_A 0x0000a040
|
|
|
|
#define KEPLER_INLINE_TO_MEMORY_B 0x0000a140
|
|
|
|
|
2015-11-08 08:44:19 +08:00
|
|
|
#define NV04_DISP /* cl0046.h */ 0x00000046
|
2014-08-10 02:10:27 +08:00
|
|
|
|
2015-11-08 09:28:26 +08:00
|
|
|
#define NV03_CHANNEL_DMA /* cl506b.h */ 0x0000006b
|
|
|
|
#define NV10_CHANNEL_DMA /* cl506b.h */ 0x0000006e
|
|
|
|
#define NV17_CHANNEL_DMA /* cl506b.h */ 0x0000176e
|
|
|
|
#define NV40_CHANNEL_DMA /* cl506b.h */ 0x0000406e
|
|
|
|
#define NV50_CHANNEL_DMA /* cl506e.h */ 0x0000506e
|
|
|
|
#define G82_CHANNEL_DMA /* cl826e.h */ 0x0000826e
|
|
|
|
|
|
|
|
#define NV50_CHANNEL_GPFIFO /* cl506f.h */ 0x0000506f
|
|
|
|
#define G82_CHANNEL_GPFIFO /* cl826f.h */ 0x0000826f
|
|
|
|
#define FERMI_CHANNEL_GPFIFO /* cl906f.h */ 0x0000906f
|
|
|
|
#define KEPLER_CHANNEL_GPFIFO_A /* cla06f.h */ 0x0000a06f
|
|
|
|
#define MAXWELL_CHANNEL_GPFIFO_A /* cla06f.h */ 0x0000b06f
|
2014-08-10 02:10:25 +08:00
|
|
|
|
2015-11-08 08:44:19 +08:00
|
|
|
#define NV50_DISP /* cl5070.h */ 0x00005070
|
|
|
|
#define G82_DISP /* cl5070.h */ 0x00008270
|
|
|
|
#define GT200_DISP /* cl5070.h */ 0x00008370
|
|
|
|
#define GT214_DISP /* cl5070.h */ 0x00008570
|
|
|
|
#define GT206_DISP /* cl5070.h */ 0x00008870
|
|
|
|
#define GF110_DISP /* cl5070.h */ 0x00009070
|
|
|
|
#define GK104_DISP /* cl5070.h */ 0x00009170
|
|
|
|
#define GK110_DISP /* cl5070.h */ 0x00009270
|
|
|
|
#define GM107_DISP /* cl5070.h */ 0x00009470
|
|
|
|
#define GM204_DISP /* cl5070.h */ 0x00009570
|
2014-08-10 02:10:27 +08:00
|
|
|
|
2015-08-20 12:54:19 +08:00
|
|
|
#define NV31_MPEG 0x00003174
|
|
|
|
#define G82_MPEG 0x00008274
|
|
|
|
|
2015-08-20 12:54:19 +08:00
|
|
|
#define NV74_VP2 0x00007476
|
|
|
|
|
2015-11-08 08:44:19 +08:00
|
|
|
#define NV50_DISP_CURSOR /* cl507a.h */ 0x0000507a
|
|
|
|
#define G82_DISP_CURSOR /* cl507a.h */ 0x0000827a
|
|
|
|
#define GT214_DISP_CURSOR /* cl507a.h */ 0x0000857a
|
|
|
|
#define GF110_DISP_CURSOR /* cl507a.h */ 0x0000907a
|
|
|
|
#define GK104_DISP_CURSOR /* cl507a.h */ 0x0000917a
|
|
|
|
|
|
|
|
#define NV50_DISP_OVERLAY /* cl507b.h */ 0x0000507b
|
|
|
|
#define G82_DISP_OVERLAY /* cl507b.h */ 0x0000827b
|
|
|
|
#define GT214_DISP_OVERLAY /* cl507b.h */ 0x0000857b
|
|
|
|
#define GF110_DISP_OVERLAY /* cl507b.h */ 0x0000907b
|
|
|
|
#define GK104_DISP_OVERLAY /* cl507b.h */ 0x0000917b
|
|
|
|
|
|
|
|
#define NV50_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000507c
|
|
|
|
#define G82_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000827c
|
|
|
|
#define GT200_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000837c
|
|
|
|
#define GT214_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000857c
|
|
|
|
#define GF110_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000907c
|
|
|
|
#define GK104_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000917c
|
|
|
|
#define GK110_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000927c
|
|
|
|
|
|
|
|
#define NV50_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000507d
|
|
|
|
#define G82_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000827d
|
|
|
|
#define GT200_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000837d
|
|
|
|
#define GT214_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000857d
|
|
|
|
#define GT206_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000887d
|
|
|
|
#define GF110_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000907d
|
|
|
|
#define GK104_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000917d
|
|
|
|
#define GK110_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000927d
|
|
|
|
#define GM107_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000947d
|
|
|
|
#define GM204_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000957d
|
|
|
|
|
|
|
|
#define NV50_DISP_OVERLAY_CHANNEL_DMA /* cl507e.h */ 0x0000507e
|
|
|
|
#define G82_DISP_OVERLAY_CHANNEL_DMA /* cl507e.h */ 0x0000827e
|
|
|
|
#define GT200_DISP_OVERLAY_CHANNEL_DMA /* cl507e.h */ 0x0000837e
|
|
|
|
#define GT214_DISP_OVERLAY_CHANNEL_DMA /* cl507e.h */ 0x0000857e
|
|
|
|
#define GF110_DISP_OVERLAY_CONTROL_DMA /* cl507e.h */ 0x0000907e
|
|
|
|
#define GK104_DISP_OVERLAY_CONTROL_DMA /* cl507e.h */ 0x0000917e
|
2014-08-10 02:10:27 +08:00
|
|
|
|
2015-11-08 08:15:09 +08:00
|
|
|
#define FERMI_A /* cl9097.h */ 0x00009097
|
|
|
|
#define FERMI_B /* cl9097.h */ 0x00009197
|
|
|
|
#define FERMI_C /* cl9097.h */ 0x00009297
|
2014-08-10 02:10:29 +08:00
|
|
|
|
2015-11-08 08:15:09 +08:00
|
|
|
#define KEPLER_A /* cl9097.h */ 0x0000a097
|
|
|
|
#define KEPLER_B /* cl9097.h */ 0x0000a197
|
|
|
|
#define KEPLER_C /* cl9097.h */ 0x0000a297
|
2014-08-10 02:10:29 +08:00
|
|
|
|
2015-11-08 08:15:09 +08:00
|
|
|
#define MAXWELL_A /* cl9097.h */ 0x0000b097
|
|
|
|
#define MAXWELL_B /* cl9097.h */ 0x0000b197
|
2014-08-10 02:10:29 +08:00
|
|
|
|
2015-08-20 12:54:19 +08:00
|
|
|
#define NV74_BSP 0x000074b0
|
|
|
|
|
2015-08-20 12:54:19 +08:00
|
|
|
#define GT212_MSVLD 0x000085b1
|
|
|
|
#define IGT21A_MSVLD 0x000086b1
|
|
|
|
#define G98_MSVLD 0x000088b1
|
|
|
|
#define GF100_MSVLD 0x000090b1
|
|
|
|
#define GK104_MSVLD 0x000095b1
|
|
|
|
|
|
|
|
#define GT212_MSPDEC 0x000085b2
|
|
|
|
#define G98_MSPDEC 0x000088b2
|
|
|
|
#define GF100_MSPDEC 0x000090b2
|
|
|
|
#define GK104_MSPDEC 0x000095b2
|
|
|
|
|
|
|
|
#define GT212_MSPPP 0x000085b3
|
|
|
|
#define G98_MSPPP 0x000088b3
|
|
|
|
#define GF100_MSPPP 0x000090b3
|
|
|
|
|
|
|
|
#define G98_SEC 0x000088b4
|
|
|
|
|
|
|
|
#define GT212_DMA 0x000085b5
|
|
|
|
#define FERMI_DMA 0x000090b5
|
2015-08-20 12:54:19 +08:00
|
|
|
#define KEPLER_DMA_COPY_A 0x0000a0b5
|
|
|
|
#define MAXWELL_DMA_COPY_A 0x0000b0b5
|
2015-08-20 12:54:19 +08:00
|
|
|
|
|
|
|
#define FERMI_DECOMPRESS 0x000090b8
|
|
|
|
|
2014-08-10 02:10:30 +08:00
|
|
|
#define FERMI_COMPUTE_A 0x000090c0
|
|
|
|
#define FERMI_COMPUTE_B 0x000091c0
|
|
|
|
#define KEPLER_COMPUTE_A 0x0000a0c0
|
|
|
|
#define KEPLER_COMPUTE_B 0x0000a1c0
|
|
|
|
#define MAXWELL_COMPUTE_A 0x0000b0c0
|
2015-03-26 07:28:34 +08:00
|
|
|
#define MAXWELL_COMPUTE_B 0x0000b1c0
|
2014-08-10 02:10:30 +08:00
|
|
|
|
2015-08-20 12:54:19 +08:00
|
|
|
#define NV74_CIPHER 0x000074c1
|
2014-08-10 02:10:21 +08:00
|
|
|
#endif
|