mirror of https://gitee.com/openkylin/qemu.git
target/arm: Make isar_feature_aa32_fp16_arith() handle M-profile
The M-profile definition of the MVFR1 ID register differs slightly from the A-profile one, and in particular the check for "does the CPU support fp16 arithmetic" is not the same. We don't currently implement any M-profile CPUs with fp16 arithmetic, so this is not yet a visible bug, but correcting the logic now disarms this beartrap for when we eventually do. Signed-off-by: Peter Maydell <peter.maydell@linaro.org> Reviewed-by: Richard Henderson <richard.henderson@linaro.org> Message-id: 20200910173855.4068-6-peter.maydell@linaro.org
This commit is contained in:
parent
51cb228a1d
commit
dfc523a84b
|
@ -1799,6 +1799,15 @@ FIELD(ID_MMFR4, LSM, 20, 4)
|
|||
FIELD(ID_MMFR4, CCIDX, 24, 4)
|
||||
FIELD(ID_MMFR4, EVT, 28, 4)
|
||||
|
||||
FIELD(ID_PFR1, PROGMOD, 0, 4)
|
||||
FIELD(ID_PFR1, SECURITY, 4, 4)
|
||||
FIELD(ID_PFR1, MPROGMOD, 8, 4)
|
||||
FIELD(ID_PFR1, VIRTUALIZATION, 12, 4)
|
||||
FIELD(ID_PFR1, GENTIMER, 16, 4)
|
||||
FIELD(ID_PFR1, SEC_FRAC, 20, 4)
|
||||
FIELD(ID_PFR1, VIRT_FRAC, 24, 4)
|
||||
FIELD(ID_PFR1, GIC, 28, 4)
|
||||
|
||||
FIELD(ID_AA64ISAR0, AES, 4, 4)
|
||||
FIELD(ID_AA64ISAR0, SHA1, 8, 4)
|
||||
FIELD(ID_AA64ISAR0, SHA2, 12, 4)
|
||||
|
@ -1916,10 +1925,12 @@ FIELD(MVFR0, FPROUND, 28, 4)
|
|||
|
||||
FIELD(MVFR1, FPFTZ, 0, 4)
|
||||
FIELD(MVFR1, FPDNAN, 4, 4)
|
||||
FIELD(MVFR1, SIMDLS, 8, 4)
|
||||
FIELD(MVFR1, SIMDINT, 12, 4)
|
||||
FIELD(MVFR1, SIMDSP, 16, 4)
|
||||
FIELD(MVFR1, SIMDHP, 20, 4)
|
||||
FIELD(MVFR1, SIMDLS, 8, 4) /* A-profile only */
|
||||
FIELD(MVFR1, SIMDINT, 12, 4) /* A-profile only */
|
||||
FIELD(MVFR1, SIMDSP, 16, 4) /* A-profile only */
|
||||
FIELD(MVFR1, SIMDHP, 20, 4) /* A-profile only */
|
||||
FIELD(MVFR1, MVE, 8, 4) /* M-profile only */
|
||||
FIELD(MVFR1, FP16, 20, 4) /* M-profile only */
|
||||
FIELD(MVFR1, FPHP, 24, 4)
|
||||
FIELD(MVFR1, SIMDFMAC, 28, 4)
|
||||
|
||||
|
@ -3522,9 +3533,19 @@ static inline bool isar_feature_aa32_predinv(const ARMISARegisters *id)
|
|||
return FIELD_EX32(id->id_isar6, ID_ISAR6, SPECRES) != 0;
|
||||
}
|
||||
|
||||
static inline bool isar_feature_aa32_mprofile(const ARMISARegisters *id)
|
||||
{
|
||||
return FIELD_EX32(id->id_pfr1, ID_PFR1, MPROGMOD) != 0;
|
||||
}
|
||||
|
||||
static inline bool isar_feature_aa32_fp16_arith(const ARMISARegisters *id)
|
||||
{
|
||||
return FIELD_EX32(id->mvfr1, MVFR1, FPHP) >= 3;
|
||||
/* Sadly this is encoded differently for A-profile and M-profile */
|
||||
if (isar_feature_aa32_mprofile(id)) {
|
||||
return FIELD_EX32(id->mvfr1, MVFR1, FP16) > 0;
|
||||
} else {
|
||||
return FIELD_EX32(id->mvfr1, MVFR1, FPHP) >= 3;
|
||||
}
|
||||
}
|
||||
|
||||
static inline bool isar_feature_aa32_vfp_simd(const ARMISARegisters *id)
|
||||
|
|
Loading…
Reference in New Issue