2013-12-03 18:27:23 +08:00
|
|
|
Some socs have a large number of interrupts requests to service
|
|
|
|
the needs of its many peripherals and subsystems. All of the
|
|
|
|
interrupt lines from the subsystems are not needed at the same
|
|
|
|
time, so they have to be muxed to the irq-controller appropriately.
|
|
|
|
In such places a interrupt controllers are preceded by an CROSSBAR
|
|
|
|
that provides flexibility in muxing the device requests to the controller
|
|
|
|
inputs.
|
|
|
|
|
|
|
|
Required properties:
|
|
|
|
- compatible : Should be "ti,irq-crossbar"
|
|
|
|
- reg: Base address and the size of the crossbar registers.
|
2015-03-11 23:43:45 +08:00
|
|
|
- interrupt-controller: indicates that this block is an interrupt controller.
|
|
|
|
- ti,max-irqs: Total number of irqs available at the parent interrupt controller.
|
2014-06-26 15:10:31 +08:00
|
|
|
- ti,max-crossbar-sources: Maximum number of crossbar sources that can be routed.
|
2013-12-03 18:27:23 +08:00
|
|
|
- ti,reg-size: Size of a individual register in bytes. Every individual
|
|
|
|
register is assumed to be of same size. Valid sizes are 1, 2, 4.
|
|
|
|
- ti,irqs-reserved: List of the reserved irq lines that are not muxed using
|
|
|
|
crossbar. These interrupt lines are reserved in the soc,
|
|
|
|
so crossbar bar driver should not consider them as free
|
|
|
|
lines.
|
|
|
|
|
2014-06-26 15:10:21 +08:00
|
|
|
Optional properties:
|
|
|
|
- ti,irqs-skip: This is similar to "ti,irqs-reserved", but these are for
|
|
|
|
SOC-specific hard-wiring of those irqs which unexpectedly bypasses the
|
|
|
|
crossbar. These irqs have a crossbar register, but still cannot be used.
|
|
|
|
|
2014-06-26 15:10:22 +08:00
|
|
|
- ti,irqs-safe-map: integer which maps to a safe configuration to use
|
|
|
|
when the interrupt controller irq is unused (when not provided, default is 0)
|
|
|
|
|
2013-12-03 18:27:23 +08:00
|
|
|
Examples:
|
2015-03-11 23:43:45 +08:00
|
|
|
crossbar_mpu: crossbar@4a002a48 {
|
2013-12-03 18:27:23 +08:00
|
|
|
compatible = "ti,irq-crossbar";
|
|
|
|
reg = <0x4a002a48 0x130>;
|
|
|
|
ti,max-irqs = <160>;
|
2014-06-26 15:10:31 +08:00
|
|
|
ti,max-crossbar-sources = <400>;
|
2013-12-03 18:27:23 +08:00
|
|
|
ti,reg-size = <2>;
|
2015-03-11 23:43:45 +08:00
|
|
|
ti,irqs-reserved = <0 1 2 3 5 6 131 132>;
|
2014-06-26 15:10:21 +08:00
|
|
|
ti,irqs-skip = <10 133 139 140>;
|
2013-12-03 18:27:23 +08:00
|
|
|
};
|
2014-06-26 15:10:33 +08:00
|
|
|
|
|
|
|
Consumer:
|
|
|
|
========
|
|
|
|
See Documentation/devicetree/bindings/interrupt-controller/interrupts.txt and
|
2019-05-20 22:47:37 +08:00
|
|
|
Documentation/devicetree/bindings/interrupt-controller/arm,gic.yaml for
|
2016-03-17 22:47:57 +08:00
|
|
|
further details.
|
2014-06-26 15:10:33 +08:00
|
|
|
|
|
|
|
An interrupt consumer on an SoC using crossbar will use:
|
|
|
|
interrupts = <GIC_SPI request_number interrupt_level>
|
|
|
|
|
|
|
|
Example:
|
2017-11-30 04:55:15 +08:00
|
|
|
device_x@4a023000 {
|
2014-06-26 15:10:33 +08:00
|
|
|
/* Crossbar 8 used */
|
|
|
|
interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
...
|
|
|
|
};
|