2004-05-27 06:55:16 +08:00
|
|
|
/*
|
2007-10-29 07:42:18 +08:00
|
|
|
* QEMU PowerPC CHRP (currently NewWorld PowerMac) hardware System Emulator
|
2007-09-17 05:08:06 +08:00
|
|
|
*
|
2007-03-30 17:38:04 +08:00
|
|
|
* Copyright (c) 2004-2007 Fabrice Bellard
|
2007-10-29 07:42:18 +08:00
|
|
|
* Copyright (c) 2007 Jocelyn Mayer
|
2007-09-17 05:08:06 +08:00
|
|
|
*
|
2004-05-27 06:55:16 +08:00
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
2010-02-10 00:37:03 +08:00
|
|
|
*
|
|
|
|
* PCI bus layout on a real G5 (U3 based):
|
|
|
|
*
|
|
|
|
* 0000:f0:0b.0 Host bridge [0600]: Apple Computer Inc. U3 AGP [106b:004b]
|
|
|
|
* 0000:f0:10.0 VGA compatible controller [0300]: ATI Technologies Inc RV350 AP [Radeon 9600] [1002:4150]
|
|
|
|
* 0001:00:00.0 Host bridge [0600]: Apple Computer Inc. CPC945 HT Bridge [106b:004a]
|
|
|
|
* 0001:00:01.0 PCI bridge [0604]: Advanced Micro Devices [AMD] AMD-8131 PCI-X Bridge [1022:7450] (rev 12)
|
|
|
|
* 0001:00:02.0 PCI bridge [0604]: Advanced Micro Devices [AMD] AMD-8131 PCI-X Bridge [1022:7450] (rev 12)
|
|
|
|
* 0001:00:03.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0045]
|
|
|
|
* 0001:00:04.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0046]
|
|
|
|
* 0001:00:05.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0047]
|
|
|
|
* 0001:00:06.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0048]
|
|
|
|
* 0001:00:07.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0049]
|
|
|
|
* 0001:01:07.0 Class [ff00]: Apple Computer Inc. K2 KeyLargo Mac/IO [106b:0041] (rev 20)
|
|
|
|
* 0001:01:08.0 USB Controller [0c03]: Apple Computer Inc. K2 KeyLargo USB [106b:0040]
|
|
|
|
* 0001:01:09.0 USB Controller [0c03]: Apple Computer Inc. K2 KeyLargo USB [106b:0040]
|
|
|
|
* 0001:02:0b.0 USB Controller [0c03]: NEC Corporation USB [1033:0035] (rev 43)
|
|
|
|
* 0001:02:0b.1 USB Controller [0c03]: NEC Corporation USB [1033:0035] (rev 43)
|
|
|
|
* 0001:02:0b.2 USB Controller [0c03]: NEC Corporation USB 2.0 [1033:00e0] (rev 04)
|
|
|
|
* 0001:03:0d.0 Class [ff00]: Apple Computer Inc. K2 ATA/100 [106b:0043]
|
|
|
|
* 0001:03:0e.0 FireWire (IEEE 1394) [0c00]: Apple Computer Inc. K2 FireWire [106b:0042]
|
|
|
|
* 0001:04:0f.0 Ethernet controller [0200]: Apple Computer Inc. K2 GMAC (Sun GEM) [106b:004c]
|
|
|
|
* 0001:05:0c.0 IDE interface [0101]: Broadcom K2 SATA [1166:0240]
|
|
|
|
*
|
2004-05-27 06:55:16 +08:00
|
|
|
*/
|
2013-01-24 07:03:54 +08:00
|
|
|
#include "hw/hw.h"
|
2013-02-06 00:06:20 +08:00
|
|
|
#include "hw/ppc/ppc.h"
|
2013-01-24 07:03:54 +08:00
|
|
|
#include "hw/ppc/mac.h"
|
2013-02-06 00:06:20 +08:00
|
|
|
#include "hw/input/adb.h"
|
|
|
|
#include "hw/ppc/mac_dbdma.h"
|
|
|
|
#include "hw/timer/m48t59.h"
|
2013-01-24 07:03:54 +08:00
|
|
|
#include "hw/pci/pci.h"
|
2012-10-24 14:43:34 +08:00
|
|
|
#include "net/net.h"
|
2012-12-18 01:20:04 +08:00
|
|
|
#include "sysemu/sysemu.h"
|
2013-01-24 07:03:54 +08:00
|
|
|
#include "hw/boards.h"
|
2013-02-06 00:06:20 +08:00
|
|
|
#include "hw/nvram/fw_cfg.h"
|
|
|
|
#include "hw/char/escc.h"
|
|
|
|
#include "hw/ppc/openpic.h"
|
2013-01-24 07:03:54 +08:00
|
|
|
#include "hw/ide.h"
|
|
|
|
#include "hw/loader.h"
|
2009-09-20 22:58:02 +08:00
|
|
|
#include "elf.h"
|
2012-12-18 01:20:04 +08:00
|
|
|
#include "sysemu/kvm.h"
|
2010-02-10 00:37:05 +08:00
|
|
|
#include "kvm_ppc.h"
|
2010-02-10 00:37:08 +08:00
|
|
|
#include "hw/usb.h"
|
2012-12-18 01:20:04 +08:00
|
|
|
#include "sysemu/blockdev.h"
|
2012-12-18 01:19:49 +08:00
|
|
|
#include "exec/address-spaces.h"
|
2013-01-24 07:03:54 +08:00
|
|
|
#include "hw/sysbus.h"
|
2004-06-04 02:46:20 +08:00
|
|
|
|
2007-12-02 12:51:10 +08:00
|
|
|
#define MAX_IDE_BUS 2
|
2009-02-08 23:59:36 +08:00
|
|
|
#define CFG_ADDR 0xf0000510
|
2007-12-02 12:51:10 +08:00
|
|
|
|
2009-02-06 04:22:07 +08:00
|
|
|
/* debug UniNorth */
|
|
|
|
//#define DEBUG_UNIN
|
|
|
|
|
|
|
|
#ifdef DEBUG_UNIN
|
2009-05-14 01:53:17 +08:00
|
|
|
#define UNIN_DPRINTF(fmt, ...) \
|
|
|
|
do { printf("UNIN: " fmt , ## __VA_ARGS__); } while (0)
|
2009-02-06 04:22:07 +08:00
|
|
|
#else
|
2009-05-14 01:53:17 +08:00
|
|
|
#define UNIN_DPRINTF(fmt, ...)
|
2009-02-06 04:22:07 +08:00
|
|
|
#endif
|
|
|
|
|
2005-06-05 23:11:17 +08:00
|
|
|
/* UniN device */
|
2012-10-23 18:30:10 +08:00
|
|
|
static void unin_write(void *opaque, hwaddr addr, uint64_t value,
|
2011-09-13 21:30:29 +08:00
|
|
|
unsigned size)
|
2005-06-05 23:11:17 +08:00
|
|
|
{
|
2011-09-13 21:30:29 +08:00
|
|
|
UNIN_DPRINTF("write addr " TARGET_FMT_plx " val %"PRIx64"\n", addr, value);
|
2013-06-25 09:39:21 +08:00
|
|
|
if (addr == 0x0) {
|
|
|
|
*(int*)opaque = value;
|
|
|
|
}
|
2005-06-05 23:11:17 +08:00
|
|
|
}
|
|
|
|
|
2012-10-23 18:30:10 +08:00
|
|
|
static uint64_t unin_read(void *opaque, hwaddr addr, unsigned size)
|
2005-06-05 23:11:17 +08:00
|
|
|
{
|
2009-02-06 04:22:07 +08:00
|
|
|
uint32_t value;
|
|
|
|
|
|
|
|
value = 0;
|
2013-06-25 09:39:21 +08:00
|
|
|
switch (addr) {
|
|
|
|
case 0:
|
|
|
|
value = *(int*)opaque;
|
|
|
|
}
|
|
|
|
|
2009-02-06 04:22:07 +08:00
|
|
|
UNIN_DPRINTF("readl addr " TARGET_FMT_plx " val %x\n", addr, value);
|
|
|
|
|
|
|
|
return value;
|
2005-06-05 23:11:17 +08:00
|
|
|
}
|
|
|
|
|
2011-09-13 21:30:29 +08:00
|
|
|
static const MemoryRegionOps unin_ops = {
|
|
|
|
.read = unin_read,
|
|
|
|
.write = unin_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
2005-06-05 23:11:17 +08:00
|
|
|
};
|
|
|
|
|
2009-03-08 17:51:29 +08:00
|
|
|
static int fw_cfg_boot_set(void *opaque, const char *boot_device)
|
|
|
|
{
|
|
|
|
fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-03-15 04:20:59 +08:00
|
|
|
static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
|
|
|
|
{
|
|
|
|
return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
|
|
|
|
}
|
|
|
|
|
2012-10-23 18:30:10 +08:00
|
|
|
static hwaddr round_page(hwaddr addr)
|
2011-06-16 05:27:19 +08:00
|
|
|
{
|
|
|
|
return (addr + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
|
|
|
|
}
|
|
|
|
|
2012-02-08 10:03:33 +08:00
|
|
|
static void ppc_core99_reset(void *opaque)
|
|
|
|
{
|
2012-05-04 23:30:25 +08:00
|
|
|
PowerPCCPU *cpu = opaque;
|
2012-02-08 10:03:33 +08:00
|
|
|
|
2012-05-04 23:30:25 +08:00
|
|
|
cpu_reset(CPU(cpu));
|
2013-04-05 00:45:07 +08:00
|
|
|
/* 970 CPUs want to get their initial IP as part of their boot protocol */
|
|
|
|
cpu->env.nip = PROM_ADDR + 0x100;
|
2012-02-08 10:03:33 +08:00
|
|
|
}
|
|
|
|
|
2007-10-29 07:42:18 +08:00
|
|
|
/* PowerPC Mac99 hardware initialisation */
|
2012-10-16 04:22:02 +08:00
|
|
|
static void ppc_core99_init(QEMUMachineInitArgs *args)
|
2004-05-27 06:55:16 +08:00
|
|
|
{
|
2012-10-16 04:22:02 +08:00
|
|
|
ram_addr_t ram_size = args->ram_size;
|
|
|
|
const char *cpu_model = args->cpu_model;
|
|
|
|
const char *kernel_filename = args->kernel_filename;
|
|
|
|
const char *kernel_cmdline = args->kernel_cmdline;
|
|
|
|
const char *initrd_filename = args->initrd_filename;
|
|
|
|
const char *boot_device = args->boot_device;
|
2012-05-04 23:29:07 +08:00
|
|
|
PowerPCCPU *cpu = NULL;
|
2012-03-14 08:38:23 +08:00
|
|
|
CPUPPCState *env = NULL;
|
2009-05-30 07:52:44 +08:00
|
|
|
char *filename;
|
2007-04-10 06:45:36 +08:00
|
|
|
qemu_irq *pic, **openpic_irqs;
|
2011-09-13 21:30:29 +08:00
|
|
|
MemoryRegion *unin_memory = g_new(MemoryRegion, 1);
|
2013-06-25 09:46:33 +08:00
|
|
|
MemoryRegion *unin2_memory = g_new(MemoryRegion, 1);
|
2012-12-08 12:17:14 +08:00
|
|
|
int linux_boot, i, j, k;
|
2011-09-13 21:30:29 +08:00
|
|
|
MemoryRegion *ram = g_new(MemoryRegion, 1), *bios = g_new(MemoryRegion, 1);
|
2012-10-23 18:30:10 +08:00
|
|
|
hwaddr kernel_base, initrd_base, cmdline_base = 0;
|
2010-09-18 13:53:14 +08:00
|
|
|
long kernel_size, initrd_size;
|
2004-06-22 03:43:00 +08:00
|
|
|
PCIBus *pci_bus;
|
2013-01-24 07:03:57 +08:00
|
|
|
PCIDevice *macio;
|
2013-01-24 07:04:01 +08:00
|
|
|
MACIOIDEState *macio_ide;
|
2013-01-24 07:04:05 +08:00
|
|
|
BusState *adb_bus;
|
2007-10-29 07:42:18 +08:00
|
|
|
MacIONVRAMState *nvr;
|
2010-10-14 02:38:07 +08:00
|
|
|
int bios_size;
|
2013-01-24 07:04:02 +08:00
|
|
|
MemoryRegion *pic_mem, *escc_mem;
|
2011-08-25 02:37:05 +08:00
|
|
|
MemoryRegion *escc_bar = g_new(MemoryRegion, 1);
|
2007-11-11 09:50:45 +08:00
|
|
|
int ppc_boot_device;
|
2009-08-28 21:47:03 +08:00
|
|
|
DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
|
2009-02-08 23:59:36 +08:00
|
|
|
void *fw_cfg;
|
2010-02-10 00:37:02 +08:00
|
|
|
int machine_arch;
|
2012-12-08 12:17:14 +08:00
|
|
|
SysBusDevice *s;
|
|
|
|
DeviceState *dev;
|
2013-06-25 09:39:21 +08:00
|
|
|
int *token = g_new(int, 1);
|
2004-06-22 03:43:00 +08:00
|
|
|
|
2004-05-27 06:55:16 +08:00
|
|
|
linux_boot = (kernel_filename != NULL);
|
|
|
|
|
2005-11-22 07:33:12 +08:00
|
|
|
/* init CPUs */
|
2007-03-06 03:44:02 +08:00
|
|
|
if (cpu_model == NULL)
|
2009-12-20 07:22:26 +08:00
|
|
|
#ifdef TARGET_PPC64
|
|
|
|
cpu_model = "970fx";
|
|
|
|
#else
|
2009-02-10 03:03:02 +08:00
|
|
|
cpu_model = "G4";
|
2009-12-20 07:22:26 +08:00
|
|
|
#endif
|
2007-04-10 06:45:36 +08:00
|
|
|
for (i = 0; i < smp_cpus; i++) {
|
2012-05-04 23:29:07 +08:00
|
|
|
cpu = cpu_ppc_init(cpu_model);
|
|
|
|
if (cpu == NULL) {
|
2007-11-10 23:15:54 +08:00
|
|
|
fprintf(stderr, "Unable to find PowerPC CPU definition\n");
|
|
|
|
exit(1);
|
|
|
|
}
|
2012-05-04 23:29:07 +08:00
|
|
|
env = &cpu->env;
|
|
|
|
|
2007-04-10 06:45:36 +08:00
|
|
|
/* Set time-base frequency to 100 Mhz */
|
|
|
|
cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL);
|
2012-05-04 23:30:25 +08:00
|
|
|
qemu_register_reset(ppc_core99_reset, cpu);
|
2007-04-10 06:45:36 +08:00
|
|
|
}
|
2005-11-22 07:33:12 +08:00
|
|
|
|
2004-05-27 06:55:16 +08:00
|
|
|
/* allocate RAM */
|
2011-12-20 21:59:12 +08:00
|
|
|
memory_region_init_ram(ram, "ppc_core99.ram", ram_size);
|
|
|
|
vmstate_register_ram_global(ram);
|
2011-09-13 21:30:29 +08:00
|
|
|
memory_region_add_subregion(get_system_memory(), 0, ram);
|
2009-02-06 04:20:29 +08:00
|
|
|
|
2004-05-27 06:55:16 +08:00
|
|
|
/* allocate and load BIOS */
|
2011-12-20 21:59:12 +08:00
|
|
|
memory_region_init_ram(bios, "ppc_core99.bios", BIOS_SIZE);
|
|
|
|
vmstate_register_ram_global(bios);
|
2007-10-05 21:08:35 +08:00
|
|
|
if (bios_name == NULL)
|
2009-02-08 23:59:36 +08:00
|
|
|
bios_name = PROM_FILENAME;
|
2009-05-30 07:52:44 +08:00
|
|
|
filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
|
2011-09-13 21:30:29 +08:00
|
|
|
memory_region_set_readonly(bios, true);
|
|
|
|
memory_region_add_subregion(get_system_memory(), PROM_ADDR, bios);
|
2009-02-08 23:59:36 +08:00
|
|
|
|
|
|
|
/* Load OpenBIOS (ELF) */
|
2009-05-30 07:52:44 +08:00
|
|
|
if (filename) {
|
2010-03-15 04:20:59 +08:00
|
|
|
bios_size = load_elf(filename, NULL, NULL, NULL,
|
|
|
|
NULL, NULL, 1, ELF_MACHINE, 0);
|
2009-09-20 22:58:02 +08:00
|
|
|
|
2011-08-21 11:09:37 +08:00
|
|
|
g_free(filename);
|
2009-05-30 07:52:44 +08:00
|
|
|
} else {
|
|
|
|
bios_size = -1;
|
|
|
|
}
|
2005-07-03 22:00:51 +08:00
|
|
|
if (bios_size < 0 || bios_size > BIOS_SIZE) {
|
2009-05-30 07:52:44 +08:00
|
|
|
hw_error("qemu: could not load PowerPC bios '%s'\n", bios_name);
|
2004-05-27 06:55:16 +08:00
|
|
|
exit(1);
|
|
|
|
}
|
2007-09-17 16:09:54 +08:00
|
|
|
|
2004-06-22 00:55:53 +08:00
|
|
|
if (linux_boot) {
|
2009-03-08 17:51:29 +08:00
|
|
|
uint64_t lowaddr = 0;
|
2009-09-20 22:58:02 +08:00
|
|
|
int bswap_needed;
|
|
|
|
|
|
|
|
#ifdef BSWAP_NEEDED
|
|
|
|
bswap_needed = 1;
|
|
|
|
#else
|
|
|
|
bswap_needed = 0;
|
|
|
|
#endif
|
2004-06-22 00:55:53 +08:00
|
|
|
kernel_base = KERNEL_LOAD_ADDR;
|
2009-03-08 17:51:29 +08:00
|
|
|
|
2010-03-15 04:20:59 +08:00
|
|
|
kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
|
|
|
|
NULL, &lowaddr, NULL, 1, ELF_MACHINE, 0);
|
2009-03-08 17:51:29 +08:00
|
|
|
if (kernel_size < 0)
|
|
|
|
kernel_size = load_aout(kernel_filename, kernel_base,
|
2009-09-20 22:58:02 +08:00
|
|
|
ram_size - kernel_base, bswap_needed,
|
|
|
|
TARGET_PAGE_SIZE);
|
2009-03-08 17:51:29 +08:00
|
|
|
if (kernel_size < 0)
|
|
|
|
kernel_size = load_image_targphys(kernel_filename,
|
|
|
|
kernel_base,
|
|
|
|
ram_size - kernel_base);
|
2004-06-22 00:55:53 +08:00
|
|
|
if (kernel_size < 0) {
|
2009-05-08 09:35:15 +08:00
|
|
|
hw_error("qemu: could not load kernel '%s'\n", kernel_filename);
|
2004-06-22 00:55:53 +08:00
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
/* load initrd */
|
|
|
|
if (initrd_filename) {
|
2011-06-16 05:27:19 +08:00
|
|
|
initrd_base = round_page(kernel_base + kernel_size + KERNEL_GAP);
|
2009-04-10 08:26:15 +08:00
|
|
|
initrd_size = load_image_targphys(initrd_filename, initrd_base,
|
|
|
|
ram_size - initrd_base);
|
2004-06-22 00:55:53 +08:00
|
|
|
if (initrd_size < 0) {
|
2009-05-08 09:35:15 +08:00
|
|
|
hw_error("qemu: could not load initial ram disk '%s'\n",
|
|
|
|
initrd_filename);
|
2004-06-22 00:55:53 +08:00
|
|
|
exit(1);
|
|
|
|
}
|
2011-06-16 05:27:19 +08:00
|
|
|
cmdline_base = round_page(initrd_base + initrd_size);
|
2004-06-22 00:55:53 +08:00
|
|
|
} else {
|
|
|
|
initrd_base = 0;
|
|
|
|
initrd_size = 0;
|
2011-06-16 05:27:19 +08:00
|
|
|
cmdline_base = round_page(kernel_base + kernel_size + KERNEL_GAP);
|
2004-06-22 00:55:53 +08:00
|
|
|
}
|
2007-10-31 09:54:04 +08:00
|
|
|
ppc_boot_device = 'm';
|
2004-06-22 00:55:53 +08:00
|
|
|
} else {
|
|
|
|
kernel_base = 0;
|
|
|
|
kernel_size = 0;
|
|
|
|
initrd_base = 0;
|
|
|
|
initrd_size = 0;
|
2007-11-11 09:50:45 +08:00
|
|
|
ppc_boot_device = '\0';
|
|
|
|
/* We consider that NewWorld PowerMac never have any floppy drive
|
|
|
|
* For now, OHW cannot boot from the network.
|
|
|
|
*/
|
2007-11-11 22:44:28 +08:00
|
|
|
for (i = 0; boot_device[i] != '\0'; i++) {
|
|
|
|
if (boot_device[i] >= 'c' && boot_device[i] <= 'f') {
|
|
|
|
ppc_boot_device = boot_device[i];
|
2007-11-11 09:50:45 +08:00
|
|
|
break;
|
2007-11-11 22:44:28 +08:00
|
|
|
}
|
2007-11-11 09:50:45 +08:00
|
|
|
}
|
|
|
|
if (ppc_boot_device == '\0') {
|
|
|
|
fprintf(stderr, "No valid boot device for Mac99 machine\n");
|
|
|
|
exit(1);
|
|
|
|
}
|
2004-06-22 00:55:53 +08:00
|
|
|
}
|
2005-06-05 23:11:17 +08:00
|
|
|
|
2007-10-29 07:42:18 +08:00
|
|
|
/* Register 8 MB of ISA IO space */
|
2010-12-08 19:05:49 +08:00
|
|
|
isa_mmio_init(0xf2000000, 0x00800000);
|
2007-09-17 16:09:54 +08:00
|
|
|
|
2013-06-25 09:39:21 +08:00
|
|
|
/* UniN init: XXX should be a real device */
|
|
|
|
memory_region_init_io(unin_memory, &unin_ops, token, "unin", 0x1000);
|
2011-09-13 21:30:29 +08:00
|
|
|
memory_region_add_subregion(get_system_memory(), 0xf8000000, unin_memory);
|
2007-03-30 17:38:04 +08:00
|
|
|
|
2013-06-25 09:46:33 +08:00
|
|
|
memory_region_init_io(unin2_memory, &unin_ops, token, "unin", 0x1000);
|
|
|
|
memory_region_add_subregion(get_system_memory(), 0xf3000000, unin2_memory);
|
|
|
|
|
2011-08-21 11:09:37 +08:00
|
|
|
openpic_irqs = g_malloc0(smp_cpus * sizeof(qemu_irq *));
|
2007-10-29 07:42:18 +08:00
|
|
|
openpic_irqs[0] =
|
2011-08-21 11:09:37 +08:00
|
|
|
g_malloc0(smp_cpus * sizeof(qemu_irq) * OPENPIC_OUTPUT_NB);
|
2007-10-29 07:42:18 +08:00
|
|
|
for (i = 0; i < smp_cpus; i++) {
|
|
|
|
/* Mac99 IRQ connection between OpenPIC outputs pins
|
|
|
|
* and PowerPC input pins
|
|
|
|
*/
|
|
|
|
switch (PPC_INPUT(env)) {
|
|
|
|
case PPC_FLAGS_INPUT_6xx:
|
|
|
|
openpic_irqs[i] = openpic_irqs[0] + (i * OPENPIC_OUTPUT_NB);
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_INT] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT];
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_CINT] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT];
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_MCK] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_MCP];
|
|
|
|
/* Not connected ? */
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_DEBUG] = NULL;
|
|
|
|
/* Check this */
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_RESET] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_HRESET];
|
|
|
|
break;
|
2007-10-03 09:05:39 +08:00
|
|
|
#if defined(TARGET_PPC64)
|
2007-10-29 07:42:18 +08:00
|
|
|
case PPC_FLAGS_INPUT_970:
|
|
|
|
openpic_irqs[i] = openpic_irqs[0] + (i * OPENPIC_OUTPUT_NB);
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_INT] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC970_INPUT_INT];
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_CINT] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC970_INPUT_INT];
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_MCK] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC970_INPUT_MCP];
|
|
|
|
/* Not connected ? */
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_DEBUG] = NULL;
|
|
|
|
/* Check this */
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_RESET] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC970_INPUT_HRESET];
|
|
|
|
break;
|
2007-10-03 09:05:39 +08:00
|
|
|
#endif /* defined(TARGET_PPC64) */
|
2007-10-29 07:42:18 +08:00
|
|
|
default:
|
2009-05-08 09:35:15 +08:00
|
|
|
hw_error("Bus model not supported on mac99 machine\n");
|
2007-10-29 07:42:18 +08:00
|
|
|
exit(1);
|
2005-06-05 23:11:17 +08:00
|
|
|
}
|
2007-10-29 07:42:18 +08:00
|
|
|
}
|
2012-12-08 12:17:14 +08:00
|
|
|
|
|
|
|
pic = g_new(qemu_irq, 64);
|
|
|
|
|
2013-06-18 09:58:07 +08:00
|
|
|
dev = qdev_create(NULL, TYPE_OPENPIC);
|
2012-12-08 12:17:14 +08:00
|
|
|
qdev_prop_set_uint32(dev, "model", OPENPIC_MODEL_RAVEN);
|
|
|
|
qdev_init_nofail(dev);
|
2013-01-20 09:47:33 +08:00
|
|
|
s = SYS_BUS_DEVICE(dev);
|
2012-12-08 12:17:14 +08:00
|
|
|
pic_mem = s->mmio[0].memory;
|
|
|
|
k = 0;
|
|
|
|
for (i = 0; i < smp_cpus; i++) {
|
|
|
|
for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
|
|
|
|
sysbus_connect_irq(s, k++, openpic_irqs[i][j]);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < 64; i++) {
|
|
|
|
pic[i] = qdev_get_gpio_in(dev, i);
|
|
|
|
}
|
|
|
|
|
2010-02-10 00:37:02 +08:00
|
|
|
if (PPC_INPUT(env) == PPC_FLAGS_INPUT_970) {
|
|
|
|
/* 970 gets a U3 bus */
|
2011-08-08 21:09:04 +08:00
|
|
|
pci_bus = pci_pmac_u3_init(pic, get_system_memory(), get_system_io());
|
2010-02-10 00:37:02 +08:00
|
|
|
machine_arch = ARCH_MAC99_U3;
|
|
|
|
} else {
|
2011-08-08 21:09:04 +08:00
|
|
|
pci_bus = pci_pmac_init(pic, get_system_memory(), get_system_io());
|
2010-02-10 00:37:02 +08:00
|
|
|
machine_arch = ARCH_MAC99;
|
|
|
|
}
|
2007-10-29 07:42:18 +08:00
|
|
|
/* init basic PC hardware */
|
2012-09-08 18:19:38 +08:00
|
|
|
pci_vga_init(pci_bus);
|
2007-11-24 10:56:36 +08:00
|
|
|
|
2011-09-30 21:29:12 +08:00
|
|
|
escc_mem = escc_init(0, pic[0x25], pic[0x24],
|
2011-08-08 21:09:17 +08:00
|
|
|
serial_hds[0], serial_hds[1], ESCC_CLOCK, 4);
|
2011-08-25 02:37:05 +08:00
|
|
|
memory_region_init_alias(escc_bar, "escc-bar",
|
|
|
|
escc_mem, 0, memory_region_size(escc_mem));
|
2009-01-14 03:47:10 +08:00
|
|
|
|
|
|
|
for(i = 0; i < nb_nics; i++)
|
2009-09-25 09:53:51 +08:00
|
|
|
pci_nic_init_nofail(&nd_table[i], "ne2k_pci", NULL);
|
2009-01-14 03:47:10 +08:00
|
|
|
|
2011-04-03 19:32:46 +08:00
|
|
|
ide_drive_get(hd, MAX_IDE_BUS);
|
2009-02-08 21:05:12 +08:00
|
|
|
|
2013-01-24 07:03:57 +08:00
|
|
|
macio = pci_create(pci_bus, -1, TYPE_NEWWORLD_MACIO);
|
2013-01-24 07:04:01 +08:00
|
|
|
dev = DEVICE(macio);
|
2013-01-24 07:04:02 +08:00
|
|
|
qdev_connect_gpio_out(dev, 0, pic[0x19]); /* CUDA */
|
|
|
|
qdev_connect_gpio_out(dev, 1, pic[0x0d]); /* IDE */
|
|
|
|
qdev_connect_gpio_out(dev, 2, pic[0x02]); /* IDE DMA */
|
|
|
|
qdev_connect_gpio_out(dev, 3, pic[0x0e]); /* IDE */
|
2013-02-21 15:34:10 +08:00
|
|
|
qdev_connect_gpio_out(dev, 4, pic[0x03]); /* IDE DMA */
|
2013-01-24 07:04:02 +08:00
|
|
|
macio_init(macio, pic_mem, escc_bar);
|
2013-01-24 07:04:01 +08:00
|
|
|
|
|
|
|
/* We only emulate 2 out of 3 IDE controllers for now */
|
|
|
|
macio_ide = MACIO_IDE(object_resolve_path_component(OBJECT(macio),
|
|
|
|
"ide[0]"));
|
|
|
|
macio_ide_init_drives(macio_ide, hd);
|
|
|
|
|
|
|
|
macio_ide = MACIO_IDE(object_resolve_path_component(OBJECT(macio),
|
|
|
|
"ide[1]"));
|
|
|
|
macio_ide_init_drives(macio_ide, &hd[MAX_IDE_DEVS]);
|
2006-05-22 00:30:15 +08:00
|
|
|
|
2013-01-24 07:04:05 +08:00
|
|
|
dev = DEVICE(object_resolve_path_component(OBJECT(macio), "cuda"));
|
|
|
|
adb_bus = qdev_get_child_bus(dev, "adb.0");
|
|
|
|
dev = qdev_create(adb_bus, TYPE_ADB_KEYBOARD);
|
2013-01-24 07:04:04 +08:00
|
|
|
qdev_init_nofail(dev);
|
2013-01-24 07:04:05 +08:00
|
|
|
dev = qdev_create(adb_bus, TYPE_ADB_MOUSE);
|
2013-01-24 07:04:04 +08:00
|
|
|
qdev_init_nofail(dev);
|
2013-01-24 07:04:02 +08:00
|
|
|
|
2012-09-03 03:25:28 +08:00
|
|
|
if (usb_enabled(machine_arch == ARCH_MAC99_U3)) {
|
2012-03-07 22:06:32 +08:00
|
|
|
pci_create_simple(pci_bus, -1, "pci-ohci");
|
2012-09-03 03:25:28 +08:00
|
|
|
/* U3 needs to use USB for input because Linux doesn't support via-cuda
|
|
|
|
on PPC64 */
|
|
|
|
if (machine_arch == ARCH_MAC99_U3) {
|
|
|
|
usbdevice_create("keyboard");
|
|
|
|
usbdevice_create("mouse");
|
|
|
|
}
|
2010-02-10 00:37:08 +08:00
|
|
|
}
|
|
|
|
|
2004-06-22 00:55:53 +08:00
|
|
|
if (graphic_depth != 15 && graphic_depth != 32 && graphic_depth != 8)
|
|
|
|
graphic_depth = 15;
|
2009-02-09 00:01:01 +08:00
|
|
|
|
2007-10-29 07:42:18 +08:00
|
|
|
/* The NewWorld NVRAM is not located in the MacIO device */
|
2013-01-24 07:04:00 +08:00
|
|
|
dev = qdev_create(NULL, TYPE_MACIO_NVRAM);
|
|
|
|
qdev_prop_set_uint32(dev, "size", 0x2000);
|
|
|
|
qdev_prop_set_uint32(dev, "it_shift", 1);
|
|
|
|
qdev_init_nofail(dev);
|
|
|
|
sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xFFF04000);
|
|
|
|
nvr = MACIO_NVRAM(dev);
|
2007-10-29 07:42:18 +08:00
|
|
|
pmac_format_nvram_partition(nvr, 0x2000);
|
2004-06-22 00:55:53 +08:00
|
|
|
/* No PCI init: the BIOS will do it */
|
2005-06-05 23:11:17 +08:00
|
|
|
|
2009-02-08 23:59:36 +08:00
|
|
|
fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
|
2013-01-23 04:25:03 +08:00
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
|
2009-02-08 23:59:36 +08:00
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
|
|
|
|
fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
|
2010-02-10 00:37:02 +08:00
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, machine_arch);
|
2009-03-08 17:51:29 +08:00
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_base);
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
|
|
|
|
if (kernel_cmdline) {
|
2011-06-16 05:27:19 +08:00
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, cmdline_base);
|
|
|
|
pstrcpy_targphys("cmdline", cmdline_base, TARGET_PAGE_SIZE, kernel_cmdline);
|
2009-03-08 17:51:29 +08:00
|
|
|
} else {
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
|
|
|
|
}
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_base);
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
|
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, ppc_boot_device);
|
2009-08-08 18:47:15 +08:00
|
|
|
|
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_WIDTH, graphic_width);
|
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_HEIGHT, graphic_height);
|
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_DEPTH, graphic_depth);
|
|
|
|
|
2010-08-03 21:22:42 +08:00
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_IS_KVM, kvm_enabled());
|
2010-02-10 00:37:05 +08:00
|
|
|
if (kvm_enabled()) {
|
|
|
|
#ifdef CONFIG_KVM
|
2010-08-03 21:22:42 +08:00
|
|
|
uint8_t *hypercall;
|
|
|
|
|
2010-02-10 00:37:05 +08:00
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, kvmppc_get_tbfreq());
|
2011-08-21 11:09:37 +08:00
|
|
|
hypercall = g_malloc(16);
|
2010-08-03 21:22:42 +08:00
|
|
|
kvmppc_get_hypercall(env, hypercall, 16);
|
|
|
|
fw_cfg_add_bytes(fw_cfg, FW_CFG_PPC_KVM_HC, hypercall, 16);
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_KVM_PID, getpid());
|
2010-02-10 00:37:05 +08:00
|
|
|
#endif
|
|
|
|
} else {
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, get_ticks_per_sec());
|
|
|
|
}
|
2013-06-23 06:22:50 +08:00
|
|
|
/* Mac OS X requires a "known good" clock-frequency value; pass it one. */
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_CLOCKFREQ, 266000000);
|
2010-02-10 00:37:05 +08:00
|
|
|
|
2009-03-08 17:51:29 +08:00
|
|
|
qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
|
2007-11-24 10:56:36 +08:00
|
|
|
}
|
2005-06-05 23:11:17 +08:00
|
|
|
|
2009-05-21 07:38:09 +08:00
|
|
|
static QEMUMachine core99_machine = {
|
2008-10-08 04:34:35 +08:00
|
|
|
.name = "mac99",
|
|
|
|
.desc = "Mac99 based PowerMAC",
|
|
|
|
.init = ppc_core99_init,
|
2008-10-28 18:59:59 +08:00
|
|
|
.max_cpus = MAX_CPUS,
|
2013-01-08 15:06:30 +08:00
|
|
|
DEFAULT_MACHINE_OPTIONS,
|
2005-06-05 23:11:17 +08:00
|
|
|
};
|
2009-05-21 07:38:09 +08:00
|
|
|
|
|
|
|
static void core99_machine_init(void)
|
|
|
|
{
|
|
|
|
qemu_register_machine(&core99_machine);
|
|
|
|
}
|
|
|
|
|
|
|
|
machine_init(core99_machine_init);
|